住址: **407** 台中市中清路 **163** 號 No.163 Chung Ching RD., Taichune, Taiwan, R.O.C **CUSTOMER** **ISSUED DATE:** WEB: <a href="http://www.winstar.com.tw">http://www.winstar.com.tw</a> E-mail: winstar@winstar.com.tw Tel:886-4-24262208 Fax: 886-4-24262207 ## **SPECIFICATION** | E NO.: | WG12232D | -YYH-V | |-------------|------------|-------------| | ED BY: | | | | APPROVED BY | CHECKED BY | PREPARED BY | | | ED BY: | ED BY: | MODLE NO: | REC | CORDS OF RE | DOC. FIRST ISSUE | | | | | | |---------|-------------|---------------------|-----|-----------|--|--|--| | VERSION | DATE | REVISED<br>PAGE NO. | | SUMMARY | | | | | O | 2004.04.12 | | Fiı | rst issue | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## Contents - 1. Module Classification Information - 2. Precautions in use of LCD Modules - 3. General Specification - 4. Absolute Maximum Ratings - 5. Electrical Characteristics - 6. Optical Characteristics - 7.Interface Description - 8. Contour Drawing & Block Diagram - 9. Function Description - 10. Commands Description - 11. Timing Characteristics - 12. Quality Assurance - 13.Relability ## 1. Module Classification Information ① Brand: WINSTAR DISPLAY CORPORATION ② Display Type: H→Character Type, G→Graphic Type 3 Display Font: 122 x 32 dots Model serials no. ⑤ Backlight Type: N→Without backlight $B \rightarrow EL$ , Blue green $A \rightarrow LED$ , Amber $D \rightarrow EL$ , Green $R \rightarrow LED$ , Red $W \rightarrow EL$ , White $O \rightarrow LED$ , Orange $F \rightarrow CCFL$ , White $G \rightarrow LED$ , Green Y→LED, Yellow Green © LCD Mode : $B \rightarrow TN$ Positive, Gray $T \rightarrow FSTN$ Negative N→TN Negative, G→STN Positive, Gray Y→STN Positive, Yellow Green M→STN Negative, Blue F→FSTN Positive ② LCD Polarize A→Reflective, N.T, 6:00 H→Transflective, W.T,6:00 Type/ Temperature D→Reflective, N.T, 12:00 K→Transflective, W.T,12:00 range/ View G→Reflective, W. T, 6:00 C→Transmissive, N.T,6:00 direction J→Reflective, W. T, 12:00 F→Transmissive, N.T,12:00 B→Transflective, N.T,6:00 I→Transmissive, W. T, 6:00 E→Transflective, N.T.12:00 L→Transmissive, W.T,12:00 Special Code V : Build in negative voltage # 2.Precautions in use of LCD Modules - (1) Avoid applying excessive shocks to the module or making any alterations or modifications to it. - (2)Don't make extra holes on the printed circuit board, modify its shape or change the components of LCD module. - (3)Don't disassemble the LCM. - (4)Don't operate it above the absolute maximum rating. - (5)Don't drop, bend or twist LCM. - (6) Soldering: only to the I/O terminals. - (7)Storage: please storage in anti-static electricity container and clean environment. ## 3.General Specification | Item | Dimension | Unit | |----------------------|--------------------------------------------|------| | Number of Characters | 122 x 32 | _ | | Module dimension | 59.0 x 29.3 x 5.5(MAX) | mm | | View area | 52.0 x 15.0 | mm | | Active area | 45.72 x 11.97 | mm | | Dot size | 0.345 x 0.345 | mm | | Dot pitch | 0.375 x 0.375 | mm | | LCD type | STN, Positive, Transflective, Yellow Green | | | Duty | 1/32 | | | View direction | 6 o'clock | | | Backlight Type | Led Edge ,Yellow Green(Internal Power) | | # 4. Absolute Maximum Ratings | Item | Symbol | Min | Тур | Max | Unit | |--------------------------|----------------------|-----|-----|----------|------------------------| | Operating Temperature | $T_{OP}$ | -20 | _ | +70 | $^{\circ}\!\mathbb{C}$ | | Storage Temperature | $T_{ST}$ | -30 | _ | +80 | $^{\circ}\!\mathbb{C}$ | | Input Voltage | V <sub>I</sub> | 0 | _ | $V_{DD}$ | V | | Supply Voltage For Logic | $V_{ m DD}$ | 0 | _ | 6.7 | V | | Supply Voltage For LCD | $V_{DD}$ - $V_{LCD}$ | 0 | _ | -10 | V | | Supply Voltage For LCD | VEE | _ | NC | | V | # 5.Electrical Characteristics | Item | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------|---------------------|-----------|-----|-----|----------|------| | Supply Voltage For Logic | $V_{DD}$ - $V_{SS}$ | _ | 4.5 | 5.0 | 5.5 | V | | | | Ta=-20°C | _ | _ | 5.8 | V | | Supply Voltage For LCD | $V_{DD}$ - $V_{O}$ | Ta=25°C | _ | 4.7 | _ | V | | | | Ta=+70°C | 3.9 | _ | _ | V | | Input High Volt. | $V_{\mathrm{IH}}$ | _ | 2.0 | _ | $V_{DD}$ | V | | Input Low Volt. | $V_{\mathrm{IL}}$ | _ | 0 | _ | 0.8 | V | | Output High Volt. | $V_{\mathrm{OH}}$ | _ | 2.7 | _ | $V_{DD}$ | V | | Output Low Volt. | $V_{\mathrm{OL}}$ | _ | 0 | _ | 0.4 | V | | Supply Current | $I_{DD}$ | _ | 0.6 | 0.8 | 1.2 | mA | ## 6. Optical Characteristics | Item | Symbol | Condition | Min | Тур | Max | Unit | |----------------|---------------|-----------|-----|-----|-----|------| | Viory Anglo | $(V)\theta$ | CR≧2 | 20 | _ | 40 | deg | | View Angle | (H) $\varphi$ | CR≧2 | -30 | _ | 30 | deg | | Contrast Ratio | CR | _ | | 3 | _ | _ | | Doggo Timo | T rise | _ | _ | 100 | 150 | ms | | Response Time | T fall | _ | _ | 100 | 150 | ms | ## **Definition of Operation Voltage (Vop)** ## **Definition of Response Time (Tr, Tf)** ## **Conditions:** Operating Voltage : Vop Viewing Angle( $\theta$ , $\varphi$ ) : $0^{\circ}$ , $0^{\circ}$ Frame Frequency : 64 HZ $\;\;$ Driving Waveform : 1/N duty , 1/a bias ## Definition of viewing angle( $CR \ge 2$ ) # 7.Interface Description | Pin No. | Symbol | Level | Description | |---------|----------------------------|-------------|------------------------------------------------------------| | 1 | VLED | <b>0V</b> | B/L Selected | | 2 | $\mathbf{V}_{\mathrm{ss}}$ | <b>0V</b> | Ground | | 3 | $\mathbf{V}_{\mathbf{dd}}$ | 5 <b>V</b> | Power supply for logic(Option: VO add -3.0V) | | | | (option:3V) | | | 4 | Vo | (Variable) | Operating voltage for LCD | | 5 | <b>A0</b> | H/L | H : Data L : Instruction | | 6 | E1 | H/L | Chip select signal for IC1 ( left 61*32 dots ) active "H" | | 7 | E2 | H/L | Chip select signal for IC2 ( right 61*32 dots ) active "H" | | 8 | DB0 | H/L | Data bus | | 9 | DB1 | H/L | Data bus | | 10 | DB2 | H/L | Data bus | | 11 | DB3 | H/L | Data bus | | 12 | DB4 | H/L | Data bus | | 13 | DB5 | H/L | Data bus | | 14 | DB6 | H/L | Data bus | | 15 | DB7 | H/L | Data bus | | 16 | R/W | H/L | H : Read ; L : Write | # 8.Contour Drawing & Block Diagram ## 9. Function Description ### **Block Diagram** This 122×32 dots LCD Module built in two SED 1520 LSI controller. #### **MPU** interface The SED 1520 controller transfers data via 8-bit bidirecional data buses (Do to D7), it can fit any MPU if it corresponds to SED 1520 Read and Write Timing Characteristics. #### Data transfer The SED1520 driver uses the A0, E and R/W signals to transfer data between the system MPU and internal registers, The combinations used are given in the table below. | A0 | R/W | Function | |----|-----|--------------------------------------| | 1 | 1 | Read display data | | 1 | 0 | Write display data | | 0 | 1 | Read status | | 0 | 0 | Write to internal register (command) | ### **Busy flag** When the Busy flag is logical 1, the SED1520 series is executing its internal operations. Any command other than Status Read is rejected during this time. The Busy flag is output at pin D7 by Page 10 of 25 the Status Read command. If an appropriate cycle time ( $t_{CYC}$ ) is given, this flag needs not be checked at the beginning of each command and, therefore, the MPU processing capacity can greatly be enhanced. ## **Display Start Line and Line Count Registers** The contents of this register form a pointer to a line of data in display data RAM corresponding to the first line of the display (COM0), and are set by the Display Start Line command. ### **Column Address Counter** The column address counter is a 7-bit presentable counter that supplies the column address for MPU access to the display data RAM. See Figure 1. The counter is incremented by one every time the driver receives a Read or Write Display Data command. Addresses above 50H are invalid, and the counter will not increment past this value. The contents of the column address counter are set with the Set Column Address command. ### **Display Data RAM** The display data RAM stores the LCD display data, on a 1-bit per pixel basis. The relation-ship between display data, display address and the display is shown in Figure 1 ### Page Register The page register is a 2-bit register that supplies the page address for MPU access to the display data RAM. See Figure 1. The contents of the page register are set by the Set Page Register command. ## Figure 1. ## Display Data RAM Address | Page address | | DATA | | | | | | | | | | | | | | | | Line address | | Common output | |---------------|----------------|------|---------|-----|-----|-----|-----|-----|-----|-----|----------------|-----|-----|-----|--|-----|-------|--------------|---|---------------| | | | D0 | | | | | | | | | | | | | | | | 00H | | COM0 | | | | Dl | | | | | | | | | | | | | | | | 01H | | COM1 | | 21.22 | | D2 | | | | | | | | | | | | | | | | 02H | | COM2 | | D1,D2=<br>0,0 | | D3 | | | | | | | | | | | | | | | | 03H | | COM3 | | 0,0 | | D4 | | | | | | | | | | | | | | | | 04H | | COM4 | | | | D5 | | | | | | | | | | | | | | | | 05H | | COM5 | | | | D6 | | | | | | | | | | | | | | | | 06H | | COM6 | | | | D7 | | | | | | | | | | | | | | | | 07H | | COM7 | | | | D0 | | | | | | | | | | | | | | | | 08H | | COM8 | | | | D1 | | | | | | | | | | | | | | | | 09H | | COM9 | | | | D2 | | | | | | | | | | | | | | | | 0AH | | COM 10 | | 0,1 | | D3 | | | | | | | | | | | | | | | | 0BH | | COM11 | | - | | D4 | | | | | | | | | | | | | | | | 0CH | | COM 12 | | | | D5 | | | | | | | | | | | | | | | | 0DH | | COM13 | | | | D6 | | | | | | | | | | | | | | | | 0EH | | COM14 | | | | D7 | | | | | | | | | | | | | | | | 0FH | | COM15 | | | | D0 | | | | | | | | | | | | | | | | 10H | | COM 16 | | | | Dl | | | | | | | | | | | | | | | | 11H | | COM17 | | | | D2 | | | | | | | | | | | | | | | | 12H | | COM 18 | | 1,0 | | D3 | | | | | | | | | | | | | | | | 13H | | COM 19 | | | | D4 | | | | | | | | | | | | | | | | 14H | | COM20 | | | | D5 | | | | | | | | | | | | | | | | 15H | | COM21 | | | | D6 | | | | | | | | | | | | | | | | 16H | | COM22 | | | | D7 | | | | | | | | | | | | | | | | 17H | | COM23 | | | | D0 | | | | | | | | | | | | | | | | 18H | | COM24 | | | | D1 | | | | | | | | | | | | | | | | 19H | | COM25 | | | | D2 | | | | | | | | | | | | | | | | 1AH | | COM26 | | 1,1 | | D3 | | | | | | | | | | | | | | | | 1BH | | COM27 | | , | | D4 | | | | | | | | | | | | | | | | 1CH | | COM28 | | | | D5 | | | | | | | | | | | | | | | | 1DH | | COM29 | | | | D6 | | | | | | | | | | | | | | | | 1EH | | COM30 | | | | D7 | | | | | | | | | | | | | | | | 1FH | | COM31 | | | Colo | | D0=0 | H00 | 01H | 02H | 03H | 04H | 05H | 06H | | 3AH | 3BH | 3СН | | 4DH | 4FH | | _ | | | | Coloum address | ADC | D0=1 | 4FH | 4EH | 4DH | 4CH | 4BH | 4AH | 49H | | | | | | 02H | 00H | | | | | | dress | | seg pin | _ | 2 | | 4 | 5 | 6 I | 7 | | 59 | 60 | 61 | | | 70 80 | | | | | | | | b b | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | SED1520 — | | | - | | | | | | | | | | | | - | | | | | | | ——— SED1521 —— | | | | | | - | 4 | | | The 122\*32 dots display area is consisted 2 61\*32, The inverface pin CS1 enable the left 61\*32, CS2 enable the right 61\*32 dots. ## 10.Commands Descriptions ## **Summary** | | | | | | | Code | | | | | | P. 4 | | | | |---------------------|----|----|----|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|-------------------------------------------------|--|--|--| | Command | A0 | RD | WR | $\mathbf{D}_7$ | $\mathbf{D}_6$ | <b>D</b> <sub>5</sub> | $\mathbf{D}_4$ | $\mathbf{D}_3$ | $\mathbf{D}_2$ | $\mathbf{D}_1$ | $\mathbf{D}_0$ | Function | | | | | Display ON/OFF | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0/1 | Turns display on or off. | | | | | Display OWOFF | U | 1 | U | 1 | U | 1 | U | 1 | 1 | 1 | 0/1 | 1:ON, 0:OFF | | | | | Display start line | 0 | 1 | 0 | 1 | 1 | 0 | Dis | splay | start a | addre | SS | Specifies RAM line corresponding to top line of | | | | | | | | | | | | | (0 | to 3 | 1) | | display. | | | | | Set page address | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | Page ( | (0 to 3) | Sets display RAM page in page address register. | | | | | Set column | 0 | 1 | 0 | 0 | | Colum | addre | ee (A: | to 79 | ` | | Sets display RAM column address in column | | | | | (segment) address | Ü | 1 | U | U | | Colum | radure | 33 (0 | 10 17 | , | | address register. | | | | | | | | | | | | | | | | | Reads the following status: | | | | | | | | | | | | | | | | | BUSY 1:Busy | | | | | | | | | | | | | | | | | 0:Ready | | | | | | | | | | | | | | | | | ADC 1:CW output | | | | | Read status | 0 | 0 | 1 | Busy | ADC | ON/OFF | Reset | 0 | 0 | 0 | 0 | 0:CCW output | | | | | | | | | | | | | | | | | ON/OFF 1:Display off | | | | | | | | | | | | | | | | | 0: Display on | | | | | | | | | | | | | | | | | RESET 1:Being reset | | | | | | | | | | | | | | | | | 0:Normal | | | | | Write display data | 1 | 1 | 0 | | | Wr | ite data | | | | | Writes data from data bus into display RAM. | | | | | Read display data | 1 | 0 | 1 | | | Rea | ad data | | | | | Reads data from display RAM into data bus. | | | | | Select ADC | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0/1 | 0:CW output, 1:CCW output | | | | | Ct-ti- di- ON/OFF | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0/1 | Selects static driving operation. | | | | | Statis drive ON/OFF | U | 1 | U | 1 | U | 1 | U | U | 1 | U | 0/1 | 1:Static drive, 0:Normal driving | | | | | Select duty | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0/1 | Selects LCD duty cycle | | | | | Select duty | U | 1 | U | 1 | U | 1 | U | 1 | U | U | 0/1 | 1:1/32, 0:1/16 | | | | | Read-Modify-Write | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Read-modify-write ON | | | | | End | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | Read-modify-write OFF | | | | | Reset | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Software reset | | | | Table 1 Table 1 is the command table. The SED 1520 series identifies a data bus using a combination of A0 and R/W (RD or WR) signals. As the MPU translates a command in the internal timing only (independent from the external clock), its speed is very high. The busy check is usually not required. ### **Display ON/OFF** | $A_0$ | R/W | $D_7$ | D <sub>6</sub> | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | | |-------|-----|-------|----------------|-------|-------|-------|-------|-------|-------|----------| | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | D | AEH, AFH | This command turns the display on and off. D=1: Display ON D=0: Display OFF ### **Display Start Line** This command specifies the line address shown in Figure 1 and indicates the display line that corresponds to COM0. The display area begins at the specified line address and continues in the line address increment direction. This area having the number of lines of the specified display duty is displayed. If the line address is changed dynamically by this command, the vertical smooth scrolling and paging can be used. | | $A_0$ | R/W | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-------|-------|-----|----------------|-------|-------|-------|-------|-------|----------------|-------| | C0H t | b DFF | 0 1 | 1 | 1 | 0 | $A_4$ | $A_3$ | $A_2$ | $\mathbf{A}_1$ | $A_0$ | This command loads display start line register. | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Line Address | |-------|-------|-------|-------|-------|--------------| | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 1 | 1 | | | | : | | | : | | | | : | | | : | | 1 | 1 | 1 | 1 | 1 | 31 | See Figure 1. ### **Set Page Address** This command specifies the page address that corresponds to the low address of the display data RAM when it is accessed by the MPU. Any bit of the display data RAM can be accessed when its page address and column address are specified. The display status is not changed even when the page address is changed. | $A_0$ | R/W | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-------|-----|----------------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | $A_1$ | $A_0$ | This command loads the page address register. | $A_1$ | $A_0$ | Page | |-------|-------|------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | See Figure 1 #### **Set Column Address** This command specifies a column address of the display data RAM. When the display data RAM is accessed by the MPU continuously, the column address is incremented by 1 each time it is accessed from the set address. Therefore, the MPU can access to data continuously. The column address stops to be incremented at address 80, and the page address is not changed continuously. | | | R/W | | | | | | | | | |--------|----------------|-----|---|-------|-------|-------|-------|-------|-------|-------| | 00H to | 4F <b>I</b> (1 | 0 | 0 | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | This command loads the column address register. | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Column Address | |-------|-------|-------|-------|-------|-------|-------|----------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | : | | | | : | | | | | : | | | | : | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 79 | ### **Read Status** | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-------|-----|-------|-------|--------|-------|-------|-------|-------|-------| | 0 | 1 | BUSY | ADC | ON/OFF | RESET | 0 | 0 | 0 | 0 | Reading the command I/O register (A0=0) yields system status information. • The busy bit indicates whether the driver will accept a command or not. Busy=1: The driver is currently executing a command or is resetting. No new command will be accepted. Busy=0: The driver will accept a new command. • The ADC bit indicates the way column addresses are assigned to segment drivers. ADC=1: Normal. Column address n→segment driver n. ADC=0: Inverted. Column address 79-u→segment driver u. • The ON/OFF bit indicates the current status of the display. It is the inverse of the polarity of the display ON/OFF command. ON/OFF=1: Display OFF ON/OFF=0: Display ON • The RESET bit indicates whether the driver is executing a hardware or software reset or if it is in normal operating mode. RESET=1: Currently executing reset command. RESET=0: Normal operation ### **Write Display Data** | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 1 | 0 | | | | Write | data | | | | Writes 8-bits of data into the display data RAM, at a location specified by the contents of the column address and page address registers and then increments the column address register by one. ### **Read Display Data** | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | | |-------|-----|-------|-----------|-------|-------|-------|-------|-------|-------|--| | 1 | 1 | | Read data | | | | | | | | Read 8-bits of data from the data I/O latch, updates the contents of the I/O latch with display data from the display data RAM location specified by the contents of the column address and page address registers and then increments the column address register. After loading a new address into the column address register one dummy read is required before valid data is obtained. #### **Select ADC** | | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-----|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | AOH | A1H<br>0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | D | This command selects the relationship between display data RAM column addresses and segment drivers. D=1: SEG0←column address 4FH,.....(inverted) D=0: SEGO <- column address 00H,.....(normal) This command is provided to reduce restrictions on the placement of driver ICs and routing of traces during printed circuit board design. See Figure 1 for a table of segments and column addresses for the two values of D. #### **Static Drive ON/OFF** | | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |--------|-------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | A4H A; | H 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | D | Forces display on and all common outputs to be selected. D=1: Static drive on D=0: Static drive off ## **Select Duty** | | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |--------|-------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | A8H A9 | Н 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | D | This command sets the duty cycle of the LCD drive, Please set D=1, LCD duty cycle is 1/32 duty. ### Read-Modify-Write R/W $D_7$ $A_0$ $D_6$ $D_5$ $D_4$ $D_3$ $D_2$ $D_1$ $D_0$ 0 1 0 0 0 0 0 1 1 E0H This command defeats column address register auto-increment after data reads. The current contents of the column address register are saved. This mode remains active until an End command is received. • Operation sequence during cursor display When the End command is entered, the column address is returned to the one used during input of Read-Modify-Write command. This function can reduce the load of MPU when data change is repeated at a specific display area (such as cursor blinking). \* Any command other than Data Read or Write can be used in the Read-Modify-Write mode. However, the Column Address Set command cannot be used. #### End R/W $D_6$ $A_0$ $D_7$ $D_5$ $D_4$ $D_3$ $D_2$ $D_1$ $D_0$ 0 0 1 1 1 0 1 1 0 **EEH** 1 This command cancels read-modify-write mode and restores the contents of the column address register to their value prior to the receipt of the Read-Modify-Write command. ### Reset Е2Н | $A_0$ | R/W | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | |-------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | This command clears - the display start line register. - And set page address register to 3 page. It does not affect the contents of the display data RAM. When the power supply is turned on, a Reset signal is entered in the RES pin. The Reset command cannot be used instead of this Reset signal. # 11. Timing Characteristics MPU Bus Read/Write II (68-family MPU) Ta=-20 to 75 deg. C, $V_{dd}$ =5 $V\pm10$ unless stated otherwise | Parameter | | Cumbal | Condition | Rating | | Unit | Cianal | |---------------------|-------|-------------------|-----------|--------|------|------|----------| | | | Symbol | | Min. | Max. | Unit | Signal | | System cycle time | | t <sub>CYC6</sub> | _ | 1000 | _ | ns | | | Address setup time | | t <sub>AW6</sub> | _ | 20 | _ | ns | A0,R/W | | Address hold time | | t <sub>AH6</sub> | _ | 10 | _ | ns | | | Data setup time | | $t_{DS6}$ | _ | 80 | _ | ns | | | Data hold time | | t <sub>DH6</sub> | _ | 10 | _ | ns | D0 to D7 | | Output disable time | | t <sub>OH6</sub> | -CL=100pF | 10 | 60 | ns | | | Access time | | t <sub>ACC6</sub> | | _ | 90 | ns | | | Enable | Read | 4 | _ | 100 | _ | ns | CS | | pulsewidth | Write | $t_{ m EW}$ | _ | 80 | _ | ns | CS | | Rise and fall time | | tr, tf | _ | | 15 | ns | _ | ## (V<sub>dd</sub>=2.7 to 4.5 V, Ta=-20 to +75 $^{\circ}$ C) | Parameter | | Symbol C | Condition | Rating | | -<br>Unit | Ci cm a l | |---------------------|-------|-------------------|-----------|--------|------|-----------|-----------| | | | | | Min. | Max. | UIII | Signal | | System cycle time | | t <sub>CYC6</sub> | _ | 2000 | _ | ns | | | Address setup time | | $t_{AW6}$ | _ | 40 | _ | ns | A0,R/W | | Address hold time | | t <sub>AH6</sub> | _ | 20 | _ | ns | | | Data setup time | | $t_{ m DS6}$ | _ | 160 | _ | ns | | | Data hold time | | t <sub>DH6</sub> | _ | 20 | _ | ns | -D0 to D7 | | Output disable time | | t <sub>OH6</sub> | -CL=100pF | 20 | 120 | ns | | | Access time | | t <sub>ACC6</sub> | CL-100pf | _ | 180 | ns | | | Enable | Read | t | _ | 200 | _ | ns | CS | | pulsewidth | Write | $t_{ m EW}$ | _ | 160 | _ | ns | CB | | Rise annd fall time | | tr, tf | _ | _ | 15 | ns | _ | # 12. Quality Assurance ## **Screen Cosmetic Criteria** | No. | Defect | Judg | Partition | | | |-----|---------------------|----------------------------------------------------|-------------------------------|-------|--| | | | A)Clear | | | | | | | Size: d mm | Acceptable Qty in active area | | | | | | d ≤0.1 | Disregard | | | | | | $0.1 < d \le 0.2$ | 6 | | | | | | $0.2 < d \le 0.3$ | 2 | | | | | | 0.3 <d< td=""><td>0</td><td colspan="2"></td></d<> | 0 | | | | | _ | Note: Including pin holes a | | | | | 1 | Spots | within one pixel size. | Minor | | | | | | B)Unclear | | | | | | | Size: d mm | Acceptable Qty in active area | | | | | | d ≤0.2 | | | | | | | $0.2 < d \le 0.5$ | 6 | | | | | | $0.5 < d \le 0.7$ | 2 | | | | | | 0.7 <d< td=""><td>0</td><td></td></d<> | 0 | | | | | | Size: d mm | Acceptable Qty in active area | | | | | Bubbles in Polarize | d≦0.3 | Disregard | | | | 2 | | $0.3 < d \le 1.0$ | 3 | Minor | | | | | 1.0 <d≤1.5< td=""><td>1</td><td></td></d≤1.5<> | 1 | | | | | | 1.5 <d< td=""><td>0</td><td></td></d<> | 0 | | | | | | In accordance with spots c | | | | | 3 | Scratch | reflects on the panel surfac | Minor | | | | | | remarkable. | | | | | 4 | Allowable Density | Above defects should be so | Minor | | | | | | Not to be noticeable colora | | | | | 5 | Coloration | panels. | Minor | | | | | | Back-light type should be j | | | | # 13.Reliability ## **Content of Reliability Test** | Environmental Test | Environmental Test | | | | | | | | |-----------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------|--|--|--|--|--| | Test Item | Content of Test | Test Condition | Applicable<br>Standard | | | | | | | High Temperature | Endurance test applying the high storage | 80℃ | | | | | | | | storage | temperature for a long time. | 200hrs | | | | | | | | Low Temperature | Endurance test applying the high storage | -30℃ | | | | | | | | storage | temperature for a long time. | 200hrs | | | | | | | | High Temperature | Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element | 70℃ | | | | | | | | Operation | for a long time. | 200hrs | | | | | | | | Low Temperature | Endurance test applying the electric stress under | -20℃ | | | | | | | | Operation | low temperature for a long time. | 200hrs | | | | | | | | High Temperature/ | Endurance test applying the high temperature and | 80℃,90%RH | | | | | | | | Humidity Storage | high humidity storage for a long time. | 96hrs | | | | | | | | High Temperature/ | Endurance test applying the electric stress (Voltage | 70℃,90%RH | | | | | | | | Humidity<br>Operation | & Current) and temperature / humidity stress to the<br>element for a long time. | 96hrs | | | | | | | | Temperature Cycle | Endurance test applying the low and high temperature cycle. -30°C 25°C 80°C 30min 5min 30min | -30°C/80°C<br>10 cycles | | | | | | | | | 1 cycle | | | | | | | | | Mechanical Test | | | | | | | | | | Vibration test | Endurance test applying the vibration during transportation and using. | 10~55Hz→1.5mmp-p<br>x, y, z Total 1.5hrs | | | | | | | | Others | | | | | | | | | | Static electricity | Endurance test applying the electric stress to the terminal. | VS=800V,RS=1.5kΩ<br>CS=100pF<br>1 time | _ | | | | | | <sup>\*\*\*</sup>Supply voltage for logic system=5V. Supply voltage for LCD system =Operating voltage at $25^{\circ}$ C # 14.Backlight Information ## **Specification** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |-----------------------|------------|-----|--------|-----|-------------------|----------------| | Supply Current | ILED | 30 | 40 | 60 | mA | V=4.2V | | Supply Voltage | V | 4.0 | 4.2 | 4.4 | V | _ | | Reverse Voltage | VR | _ | _ | 8 | V | _ | | Luminous<br>Intensity | IV | 12 | 15 | | CD/M <sup>2</sup> | ILED=40mA | | Wave Length | λp | 560 | 570 | 580 | nm | ILED=40mA | | Life Time | _ | _ | 100000 | _ | Hr. | V≤4.2V | | Color | Yellow Gre | een | | | | | Note: The LED of B/L is drive by current only; driving voltage is only for reference To make driving current in safety area (waste current between minimum and maximum). | ECVI Sample Estimate recuback | <u>Silect</u> | |-----------------------------------------------------------|---------------| | Module Number: | Page: 1 | | 1 · Panel Specification : | | | 1. Panel Type: | | | 2. View Direction: Pass NG, | | | 3. Numbers of Dots: Pass NG, | | | 4. View Area: | | | 5. Active Area: | | | | | | 7.Storage Temperature : Pass NG, | | | 8.Others: | | | 2 · Mechanical Specification | | | 1. PCB Size : | | | 2.Frame Size : | | | 3.Materal of Frame: Pass NG, | | | 4.Connector Position: Pass NG, | | | 5.Fix Hole Position: Pass NG, | | | 6.Backlight Position: Pass NG, | | | 7. Thickness of PCB: Pass NG, | | | 8. Height of Frame to PCB: Pass NG, | | | 9.Height of Module: Pass NG, | | | 10.Others: | | | 3 · <u>Relative Hole Size</u> : | | | 1.Pitch of Connector: Pass NG, | | | 2.Hole size of Connector: Pass NG, | | | 3.Mounting Hole size : Pass NG, | | | 4.Mounting Hole Type: Pass NG, | | | 5.Others: | | | 4 · <u>Backlight Specification</u> : | | | 1.B/L Type: | | | | | | 3.B/L Driving Voltage (Reference for LED Type) ∶ ☐ Pass ☐ | NG , | | 4.B/L Driving Current: Pass NG, | | | | | | | | | | | | >> Go to page 2 $<<$ | | | winstar | | | | |------------------------------|-------------|---------------|---------| | Module Number : | | | Page: 2 | | 5 · Electronic Characteristi | ics of Modu | <u>ıle</u> : | | | 1.Input Voltage: | Pass | ☐ NG , | | | 2.Supply Current: | Pass | $\square$ NG, | | | 3.Driving Voltage for LCD | : Pass | | | | 4.Contrast for LCD: | Pass | | | | 5.B/L Driving Method: | Pass | | | | 6.Negative Voltage Output | : Pass | | | | 7.Interface Function: | ☐ Pass | | | | 8.LCD Uniformity: | Pass | | | | 9.ESD test: | ☐ Pass | | | | 9.Others: | Pass | | | | 6 · <u>Summary</u> : | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Sales signature : \_\_\_\_\_\_ Customer Signature : \_\_\_\_\_ **Date**: / /