#### ISO7420, ISO7420M, ISO7421 SLLS984I - JUNE 2009 - REVISED JULY 2015 # **ISO742x Low-Power Dual-Channel Digital Isolators** #### 1 Features - Highest Signaling Rate: 1 Mbps - Low Power Consumption, Typical I<sub>CC</sub> per Channel (3.3-V operation): - ISO7420: 1.1 mA, ISO7421: 1.5 mA - Low Propagation Delay 9 ns Typical - Low Skew 300 ps Typical - Wide T<sub>A</sub> Range: -40°C to 125°C (M-Grade) - 50-kV/µs Transient Immunity, Typical - Over 25-Year Isolation Integrity at Rated Voltage - Operates From 3.3-V and 5-V Supply and Logic Levels - 3.3-V and 5-V Level Translation - Narrow Body SOIC-8 Package - Safety and Regulatory Approvals: - 4242 $V_{PK}$ Isolation per DIN V VDE V 0884-10 and DIN EN 61010-1 - 2500 V<sub>RMS</sub> Isolation for 1 minute per UL 1577 - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 Standards - CQC Certification per GB4943.1-2011 ## 2 Applications - Optocoupler Replacement in: - Industrial Fieldbus - Profibus - Modbus - DeviceNet™ Data Buses - Servo Control Interface - Motor Control - Power Supplies - Battery Packs ### 3 Description The ISO7420, ISO7420M and ISO7421 provide galvanic isolation up to 2500 $V_{RMS}$ for 1 minute per UL. These digital isolators have two isolated channels. Each isolation channel has a logic input and output buffer separated by a silicon dioxide $(SiO_2)$ insulation barrier. Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuit from entering the local ground and interfering with or damaging sensitive circuitry. The suffix M indicates wide temperature range ( $-40^{\circ}C$ to $125^{\circ}C$ ). These devices have TTL input thresholds and require two supply voltages, 3.3 or 5 V, or any combination. All inputs are 5-V tolerant when supplied from a 3.3-V supply. Note: The ISO7420 and ISO7421 are specified for signaling rates up to 1 Mbps. Due to their fast response time, under most cases, these devices will also transmit data with much shorter pulse widths. Designers should add external filtering to remove spurious signals with input pulse duration <20 ns if desired. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | ISO7420 | | | | ISO7420M | SOIC (8) | 4.90 mm × 3.91 mm | | ISO7421 | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Simplified Schematic** V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels. V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels. # **Table of Contents** | 1 | Features 1 | | ±5% | | |---|--------------------------------------------------------------------------------------------|----|--------------------------------------------------|----------------| | 2 | Applications 1 | | 6.14 Typical Characteristics | 1 | | 3 | Description 1 | 7 | Parameter Measurement Information | 13 | | 4 | Revision History2 | 8 | Detailed Description | 14 | | 5 | Pin Configuration and Functions 6 | | 8.1 Overview | 1 | | 6 | Specifications7 | | 8.2 Functional Block Diagram | 1 | | | 6.1 Absolute Maximum Ratings | | 8.3 Feature Description | 1 | | | 6.2 ESD Ratings | | 8.4 Device Functional Modes | 1 | | | 6.3 Recommended Operating Conditions | 9 | Application and Implementation | 18 | | | 6.4 Thermal Information | | 9.1 Application Information | 1 | | | 6.5 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5 V | | 9.2 Typical Application | 18 | | | ±5%8 | 10 | Power Supply Recommendations | 20 | | | 6.6 Electrical Characteristics: V <sub>CC1</sub> at 5 V ±5%, V <sub>CC2</sub> at | 11 | Layout | 20 | | | 3.3 V ±5% | | 11.1 Layout Guidelines | 2 | | | 6.7 Electrical Characteristics: V <sub>CC1</sub> at 3.3 V ±5%, V <sub>CC2</sub> at 5 V ±5% | | 11.2 Layout Example | 2 | | | 6.8 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3 V | 12 | Device and Documentation Support | 2 | | | ±5%10 | | 12.1 Documentation Support | 2 | | | 6.9 Power Dissipation Characteristics 10 | | 12.2 Related Links | 2 | | | 6.10 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5 V | | 12.3 Community Resources | <mark>2</mark> | | | ±5%10 | | 12.4 Trademarks | <mark>2</mark> | | | 6.11 Switching Characteristics: V <sub>CC1</sub> at 5 V ±5%, V <sub>CC2</sub> at | | 12.5 Electrostatic Discharge Caution | 2 | | | 3.3 V ±5% 10 | | 12.6 Glossary | <mark>2</mark> | | | 6.12 Switching Characteristics: V <sub>CC1</sub> at 3.3 V ±5%, V <sub>CC2</sub> at 5 V ±5% | 13 | Mechanical, Packaging, and Orderable Information | 2 | | | 6.13 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ at 3.3 V | | | 2 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision H (May 2013) to Revision I | Page | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | VDE standard changed to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 | 1 | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functiona Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | | | | | | CI | hanges from Revision G (May 2013) to Revision H | Page | | <u>•</u> | Changed Feature From: 4~242 Vpeak Isolation To: 4242 Vpeak Isolation | 1 | | CI | hanges from Revision F (January 2013) to Revision G | Page | | • | Changed V <sub>IORM</sub> in the INSULATION CHARACTERISTICS table, Specification value From: 56~6 To: 566 | 15 | | • | Changed V <sub>PR</sub> in the Specification value From: 10~62 To: 1062 | 15 | | • | Changed V <sub>IOTM</sub> t = 60 s (qualification) Specification value From: 4~242 To: 4242 | 15 | | CI | hanges from Revision E (June 2011) to Revision F | Page | | • | Changed Feature From: 242 Vpeak Maximum Isolation-per DIN EN 60747-5-2 (VDE 0884 Part 2) - To: 4~242 Vpeak Isolation | 1 | | • | Changed Feature From: IEC/VDE and CSA Approvals, IEC 60950-1–IEC 61010-1 End Equipment Standards Approvals, All Approvals Pending To: CSA 60950-1 and IEC 61010-1 Approved | 1 | Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated Instruments | • | Added table Note to V <sub>IORM</sub> | 15 | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | • | Changed V <sub>IORM</sub> in the INSULATION CHARACTERISTICS table, Specification value From: 56~0 To: 56~6 | 15 | | • | Changed V <sub>PR</sub> in the Specification value From: 10~50 To: 10~62 | 15 | | • | Changed V <sub>IOTM</sub> t = 60 s (qualification) Specification value From: 4~000 To: 4~242 | 15 | | • | Changed the IEC 60664-1 RATINGS TABLE. Row - Basic isolation group SPECIFICATION From: III-a To: II | 15 | | • | Changed CTI in the PACKAGE CHARACTERISTICS table, Min value From: >175 To 400 | 15 | | • | Changed the text of NOTE: | 16 | | • | Changed the REGULATORY INFORMATION table | 17 | | | | | | C | hanges from Revision D (July 2010) to Revision E | Page | | • | Added new fifth bullet to Features and deleted text from 4-kVpeak bullet item | 1 | | • | Changed first paragraph in Description from: ISO7420M, ISO7421, and ISO7421M to: ISO7420M and ISO7421 | 1 | | • | Changed ISO742xM in the ELEC CHAR and SWITCHING CHAR table to ISO7420M | 8 | | • | Changed ISO742xM in the ELEC CHAR and SWITCHING CHAR table to ISO7420M | <u>9</u> | | • | Changed ISO742xM in the ELEC CHAR and SWITCHING CHAR table to ISO7420M | 9 | | • | Changed ISO742xM in the ELEC CHAR and SWITCHING CHAR table to ISO7420M | 10 | | • | Changed the MAX value in the SWITCHING CHAR table 2nd row from 3.5 to 3.7 and 3rd row from 4 to 4.9 | 10 | | • | Changed the MAX value in the 2nd SWITCHING CHAR table 2nd row from 4 to 5.6 and 3rd row from 5 to 6.3 | 10 | | • | Changed the MAX value in the 3rd SWITCHING CHAR table 3rd row from 5 to 8.5 | 11 | | • | Changed the MAX value in the 4rd SWITCHING CHAR table 3rd row from 6 to 6.8 | 11 | | • | Changed Regulatory Information table last row, last column from: pending (E181974) to: E181974 | 17 | | • | Changed Note 2 in Function Table from: ISO7420M, ISO7421, and ISO7421M to: ISO7420M and ISO7421 | 17 | | | | | | C | hanges from Revision C (March 2010) to Revision D | Page | | C | hanges from Revision C (March 2010) to Revision D Updated the Features List | | | _ | | 1 | | • | Updated the Features List | 1 | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet | 1<br>1 | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 | 1<br>1<br>1 | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table | 1 1 7 | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table Updated the Recommended Operating Conditions table | 1 1 7 7 | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table Updated the Recommended Operating Conditions table Updates throughout the Electrical Characteristics and Switching Characteristics tables | | | • | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table Updated the Recommended Operating Conditions table Updates throughout the Electrical Characteristics and Switching Characteristics tables Updated the Supply Current test conditions | | | • • • • • • • • • • • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • • • • • • • • • • • | Updated the Features List | | | • • • • • • • • • • • | Updated the Features List | | | •••••• | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table Updated the Recommended Operating Conditions table Updates throughout the Electrical Characteristics and Switching Characteristics tables Updated the Supply Current test conditions Deleted the SUPPLY CURRENT vs SIGNAL RATE (ALL CHANNELS) graphs and the EYE DIAGRAM plots Changed Figure 7 Changed the V <sub>IORM</sub> , V <sub>PR</sub> , and V <sub>IOTM</sub> unit values From: V To: Vpeak Changed Minimum internal gap MIN value From: 0.008 To: 0.014mm Changed the Barrier capacitance, input to output test conditions. Changed the Input capacitance test conditions Changed V <sub>I</sub> From: 5.5 V To: 5.25 V Changed From: 107mA To: 112mA Changed V <sub>I</sub> From: 3.6 V To: 3.45 V | | | ••••••• | Updated the Features List | | | ••••••• | Updated the Features List Deleted devices ISO7420F and ISO7420FM from the data sheet. Updated the device Description. Add paragraph - Note: The ISO7420 and ISO7421 Added Tstg to the Absolute Maximum Ratings Table. Updated the Recommended Operating Conditions table. Updates throughout the Electrical Characteristics and Switching Characteristics tables. Updated the Supply Current test conditions. Deleted the SUPPLY CURRENT vs SIGNAL RATE (ALL CHANNELS) graphs and the EYE DIAGRAM plots. Changed Figure 7. Changed the V <sub>IORM</sub> , V <sub>PR</sub> , and V <sub>IOTM</sub> unit values From: V To: Vpeak. Changed Minimum internal gap MIN value From: 0.008 To: 0.014mm. Changed the Barrier capacitance, input to output test conditions. Changed the Input capacitance test conditions. Changed From: 5.5 V To: 5.25 V. Changed From: 107mA To: 112mA Changed From: 164mA To: 171mA Changed Figure 10. | | | Cr | nanges from Revision B (February 2010) to Revision C | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added devices ISO7420F and ISO7420FM to the data sheet | 1 | | • | Added The suffix M indicates wide temperature range (–55°C to 125°C) and the suffix F indicates output-low option in fail-safe condition. All other devices without the F suffix default to output-high in fail-safe state. | 1 | | • | Added ISO7420F and ISO7420FM to the Available Options Table | 6 | | • | Changed value from a max of 4 mA to a min of -4 mA | 7 | | • | Changed value from a min of -4 mA to a max of 4 mA | 7 | | • | Changed Electrical Characteristics Conditions | 8 | | • | Deleted C <sub>i</sub> from the ELECTRICAL CHARACTERISTICS | 8 | | • | Added (All inputs switching with square wave clock signal for dynamic ICC measurement) | | | • | Changed ELECTRICAL CHARACTERISTICS conditions | | | • | Added High-level output voltage ISO7420 / 7421 (3.3-V side) test condition | 9 | | • | Changed High-level output voltage min value | | | • | Deleted C <sub>I</sub> specification | 9 | | • | Added (All inputs switching with square wave clock signal for dynamic ICC measurement) | | | • | Changed ELECTRICAL CHARACTERISTICS conditions | 9 | | • | Added High-level output voltage ISO7420 / 7421 (5-V side) test condition | 9 | | • | Changed High-level output voltage min value | | | • | Deleted C <sub>I</sub> specification | | | • | Added (All inputs switching with square wave clock signal for dynamic ICC measurement) | | | • | Changed ELECTRICAL CHARACTERISTICS conditions | | | • | Deleted C <sub>I</sub> specification | | | • | Added (All inputs switching with square wave clock signal for dynamic ICC measurement) | | | • | Changed SWITCHING CHARACTERISTICS conditions | | | • | Changed PWD parameter from duration to width | | | • | Changed Switching Characteristics conditions | | | • | Changed Pulse duration distortion to Pulse width distortion | | | • | Changed Switching Characteristics conditions | | | | Changed SWITCHING CHARACTERISTICS conditions | | | | Changed Pulse duration distortion to Pulse width distortion | | | | Changed SWITCHING CHARACTERISTICS conditions | | | | Changed Pulse duration distortion to Pulse width distortion | | | | Changed Figure 7 | | | | Added input to output and note 1 to Isolation resistance, input to output | | | | Changed the Isolation resistance test conditions | | | | Changed the Isolation resistance test conditions | | | | Added note 1 to Barrier capacitance, input to output | | | | Added Input capacitance | | | • | Changed $T_J = 170^{\circ}\text{C}$ to $T_J = 150^{\circ}\text{C}$ | | | • | Changed From: 124mA To: 107mA | | | • | Changed $T_J = 170^{\circ}$ C to $T_J = 150^{\circ}$ C | | | • | Changed From: 190mA To: 164mA | | | | Changed Figure 10 | | | | Changed the Function Table Output values for PU (Open) From: H To: H/L | | | • | Changed the Function Table Output values for PU (X) From: H To: H/L | | | • | Changed the Function Table Output values for PU (X) From: H/L To: H/L | | | • | Changed the Function Table Output Values for PO (A) F10fft: H/L To: H | 17 | | | 1507420,150 | 7420W, 1507421 | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | W۱ | vww.ti.com SLLS984I – JUNE 2009 | P-REVISED JULY 2015 | | • | Added Note (2) in the Function Table | 17 | | <u>.</u> | Changed Figure 11 | 17 | | C | Changes from Revision A (December 2009) to Revision B | Page | | • | Switching Characteristics Table, Added Note (2) - Typical specifications are measured at ideal condition Max or Min specifications are measured at worst case conditions for $V_{CC}$ and temperature | | | C | Changes from Original (June 2009) to Revision A | Page | | • | Added devices ISO7420 and ISO7420M to the data sheet | | # 5 Pin Configuration and Functions ### **Pin Functions** | | PIN | | | DESCRIPTION | | |------------------|---------|---------|-----|----------------------------------------|--| | NAME | ISO7420 | ISO7421 | 1/0 | DESCRIPTION | | | GND1 | 4 | 4 | _ | Ground connection for V <sub>CC1</sub> | | | GND2 | 5 | 5 | _ | Ground connection for V <sub>CC2</sub> | | | INA | 2 | 7 | ı | Input, channel A | | | INB | 3 | 3 | ı | Input, channel B | | | OUTA | 7 | 2 | 0 | Output, channel A | | | OUTB | 6 | 6 | 0 | Output, channel B | | | V <sub>CC1</sub> | 1 | 1 | _ | Power supply, V <sub>CC1</sub> | | | V <sub>CC2</sub> | 8 | 8 | _ | Power supply, V <sub>CC2</sub> | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings | See (1) | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------|------|----------------------|------| | V <sub>CC</sub> | Supply voltage <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6 | V | | VI | Voltage at IN, OUT | -0.5 | $V_{CC} + 0.5^{(3)}$ | V | | Io | Output current | -15 | 15 | mA | | T <sub>J(max)</sub> | Maximum junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | | Electrostatic discharge Field-induced charged-device model, JEDEC Standard 22, Test Method C101 | ±1500 | V | | | | | Machine model, ANSI/ESDS5.2-1996 | ±200 | i | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions | | | | MIN | NOM | MAX | UNIT | |----------------------------------------|----------------------------------|------------------|------|-----|------|------| | V <sub>CC1</sub> , | Supply voltage - 3.3-V operation | | 3.15 | 3.3 | 3.45 | ., | | V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Supply voltage - 5-V operation | | 4.75 | 5 | 5.25 | V | | I <sub>OH</sub> | High-level output current | | -4 | | | mA | | I <sub>OL</sub> | Low-level output current | | | | 4 | mA | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.25 | V | | V <sub>IL</sub> | Low-level input voltage | | 0 | | 0.8 | V | | 1/t <sub>ui</sub> | Signaling rate | | 0 | | 1 | Mbps | | t <sub>ui</sub> | Input pulse duration | | 1 | | | us | | $T_{J}^{(1)}$ | Junction temperature | | -40 | | 136 | °C | | _ | A self-back to see a section | ISO7420, ISO7421 | -40 | 25 | 105 | 00 | | T <sub>A</sub> | Ambient temperature ISO7420M | -40 | 25 | 125 | °C | | <sup>(1)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the *Thermal Information*. <sup>2)</sup> All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. <sup>(3)</sup> Maximum voltage must not exceed 6 V. #### 6.4 Thermal Information | | <i>m</i> | | ISO742x | | | |----------------------|---------------------------------------------------------|--------------|---------|-------|-------| | | THERMAL METRIC <sup>(1)</sup> | | | | UNIT | | | | | | | | | D | R <sub>θJA</sub> Junction-to-ambient thermal resistance | Low-K Board | | 212 | °C/W | | $R_{\theta JA}$ | | High-K Board | | 116.6 | -C/VV | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | | | 71.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | | | 57.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | | | 28.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | er | | 56.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5 V ±5% $T_A = -40^{\circ}\text{C}$ to 125°C for ISO7420M, $T_A = -40^{\circ}\text{C}$ to 105°C for ISO742x | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------|---------------------------------------------------------|------------------------|--------|-------|----------| | V | High level output voltage | $I_{OH} = -4$ mA; see Figure 6. | $V_{CCO}^{(1)} - 0.8$ | 4.6 | | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -20 \mu A$ ; see Figure 6. | V <sub>CCO</sub> - 0.1 | 5 | | V | | V | Low lovel output voltogo | I <sub>OL</sub> = 4 mA; see Figure 6. | | 0.2 | 0.4 | <b>\</b> | | V <sub>OL</sub> | Low-level output voltage | $I_{OL}$ = 20 $\mu$ A; see Figure 6. | | 0 | 0.1 | V | | $V_{I(HYS)}$ | Input threshold voltage hysteresis | | | 400 | | mV | | I <sub>IH</sub> | High-level input current | INx at 0 V or V <sub>CCI</sub> <sup>(1)</sup> | | | 10 | μΑ | | I <sub>IL</sub> | Low-level input current | INV at 0 V OI VCCI V | -10 | | | μΑ | | CMTI | Common-mode transient immunity | V <sub>I</sub> = V <sub>CCI</sub> or 0 V; see Figure 8. | 25 | 50 | | kV/μs | | SUPPL | Y CURRENT (ALL INPUTS SWITCHI | NG WITH SQUARE WAVE CLOCK SIGNAL FOR | R DYNAMIC ICC I | MEASUR | EMENT | ) | | ISO742 | 20 | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 1 Mbno V V or 0 V 15 pF load | | 0.4 | 1 | ^ ~ | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps $V_I = V_{CCI}$ or 0 V, 15 pF load | | 3 | 6 | mA | | ISO742 | 11 | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 1 Mbro V V or 0 V 15 pF load | | 2 | 4 | A | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps $V_1 = V_{CCI}$ or 0 V, 15 pF load | | 2 | 4 | mA | <sup>(1)</sup> $V_{CCI}$ = Input-side power supply, $V_{CCO}$ = Output-side power supply Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated # 6.6 Electrical Characteristics: $V_{CC1}$ at 5 V ±5%, $V_{CC2}$ at 3.3 V ±5% $T_A = -40^{\circ}$ C to 125°C for ISO7420M. $T_A = -40^{\circ}$ C to 105°C for ISO742x | | PARAMETER | TE | EST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------|-----------------------------------------------|--------------------------------------------|---------------------------------------|-----------------|--------|-------| | | | I <sub>OH</sub> = -4 mA;<br>see Figure 6. | ISO7421 (5-V side) | V <sub>CCO</sub> <sup>(1)</sup> – 0.8 | 4.6 | | | | V <sub>OH</sub> | High-level output voltage | | ISO7420 / 7421 (3.3-V side). | V <sub>CCO</sub> - 0.4 | 3 | | V | | | | $I_{OH} = -20 \mu A;$ | see Figure 6, | V <sub>CCO</sub> - 0.1 | V <sub>CC</sub> | | | | \/ | Low lovel output voltage | I <sub>OL</sub> = 4 mA; se | e Figure 6. | | 0.2 | 0.4 | V | | V <sub>OL</sub> | IOL | | ee Figure 6. | | 0 | 0.1 | V | | $V_{I(HYS)}$ | Input threshold voltage hysteresis | | | | 400 | | mV | | I <sub>IH</sub> | High-level input current | INx at 0 V or V <sub>CCI</sub> <sup>(1)</sup> | | | | 10 | μΑ | | $I_{\text{IL}}$ | Low-level input current | iivx at 0 v or v | CCI ` ' | -10 | | | μΑ | | CMTI | Common-mode transient immunity | $V_I = V_{CCI}$ or 0 | V; seeFigure 8 . | 25 | 40 | | kV/µs | | SUPPLY | <b>CURRENT (ALL INPUTS SWITCHING</b> | WITH SQUARE | WAVE CLOCK SIGNAL FOR D | YNAMIC ICC | MEASUR | EMENT) | | | ISO7420 | | | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 1 Mbns | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 0.4 | 1 | mA | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $v_1 = v_{CC1} \text{ or } v$ , is private | | 2 | 4.5 | mA | | ISO7421 | | | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 1 Mbps | \/ - \/ or 0 \/ 15 pE lood | | 2 | 4 | mA | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 1.5 | 3.5 | mA | <sup>(1)</sup> $V_{CCI} = Input$ -side power supply, $V_{CCO} = Output$ -side power supply # 6.7 Electrical Characteristics: $V_{CC1}$ at 3.3 V ±5%, $V_{CC2}$ at 5 V ±5% $T_A = -40^{\circ}C$ to 125°C for ISO7420M, $T_A = -40^{\circ}C$ to 105°C for ISO742x | | PARAMETER | TE | ST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------|-----------------------------------------------|------------------------------------|---------------------------------------|----------|--------|-------| | | | I <sub>OH</sub> = -4 mA;<br>see Figure 6. | ISO7420 / 7421 (5-V side). | V <sub>CCO</sub> <sup>(1)</sup> – 0.8 | 4.6 | | | | V <sub>OH</sub> | High-level output voltage | | ISO7421 (3.3-V side) | V <sub>CCO</sub> - 0.4 | 3 | | V | | | | $I_{OH} = -20 \mu A; s$ | see Figure 6 | V <sub>CCO</sub> - 0.1 | $V_{CC}$ | | | | V | Low lovel output voltage | $I_{OL} = 4 \text{ mA}$ ; see | e Figure 6. | | 0.2 | 0.4 | V | | $V_{OL}$ | Low-level output voltage | $I_{OL} = 20 \mu A$ ; se | e Figure 6. | | 0 | 0.1 | V | | $V_{I(HYS)}$ | Input threshold voltage hysteresis | | | | 400 | | mV | | I <sub>IH</sub> | High-level input current | INx at 0 V or V <sub>CCI</sub> <sup>(1)</sup> | | | | 10 | μΑ | | $I_{\text{IL}}$ | Low-level input current | IINX at 0 V or V | CCI | -10 | | | μΑ | | CMTI | Common-mode transient immunity | $V_I = V_{CCI}$ or 0 \ | /; see Figure 8. | 25 | 40 | | kV/μs | | SUPPLY | <b>CURRENT (ALL INPUTS SWITCHING</b> | WITH SQUARE V | VAVE CLOCK SIGNAL FOR I | OYNAMIC ICC | MEASUR | EMENT) | | | ISO7420 | | | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 4 Mbns | \\ \\ a=0\\ 45 =5 a=d | | 0.2 | 0.7 | A | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 3 | 6 | mA | | ISO7421 | | | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 1 Mbno | \\ \\ or 0 \\ 45 pF lood | | 1.5 | 3.5 | A | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 2 | 4 | mA | <sup>(1)</sup> $V_{CCI} = Input$ -side power supply, $V_{CCO} = Output$ -side power supply ## 6.8 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 3.3 V ±5% $T_A = -40^{\circ}$ C to 125°C for ISO7420M. $T_A = -40^{\circ}$ C to 105°C for ISO742x | | PARAMETER | - | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------|---------------------------------------------------------|------------------------------------|---------------------------------------|---------|--------|-------| | ., | I Pale Town London Conference | $I_{OH} = -4 \text{ mA}$ ; se | e Figure 6. | V <sub>CCO</sub> <sup>(1)</sup> - 0.4 | 3 | | | | $V_{OH}$ | High-level output voltage | $I_{OH} = -20 \mu A$ ; so | ee Figure 6. | V <sub>CCO</sub> - 0.1 | 3.3 | | V | | ., | | I <sub>OL</sub> = 4 mA; see | Figure 6. | | 0.2 | 0.4 | ., | | $V_{OL}$ | Low-level output voltage | I <sub>OL</sub> = 20 μA; see | e Figure 6. | | 0 | 0.1 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | | | 400 | | mV | | I <sub>IH</sub> | High-level input current | IN 1 0 \ / 1 / | (4) | | | 10 | μA | | I <sub>IL</sub> | Low-level input current | INx at 0 V or V <sub>C</sub> | cci,,, | -10 | | | μA | | CMTI | Common-mode transient immunity | V <sub>I</sub> = V <sub>CCI</sub> or 0 V; seeFigure 8 . | | 25 | 40 | | kV/µs | | SUPPL | Y CURRENT (ALL INPUTS SWITC | HING WITH SQL | JARE WAVE CLOCK SIGNAL FO | R DYNAMIC ICC N | IEASURI | EMENT) | ) | | ISO742 | 20 | | | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DO / 1.14 | V V 0V 15 51 1 | | 0.2 | 0.7 | | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 2 | 4.5 | mA | | ISO742 | 21 | | • | | | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> | DC to 4 Mbns | V V == 0.V 45 = 5 lead | | 1.5 | 3.5 | A | | I <sub>CC2</sub> | Supply current for V <sub>CC2</sub> | DC to 1 Mbps | $V_I = V_{CCI}$ or 0 V, 15 pF load | | 1.5 | 3.5 | mA | <sup>(1)</sup> $V_{CCI} = Input$ -side power supply, $V_{CCO} = Output$ -side power supply ## 6.9 Power Dissipation Characteristics | | | THERMAL METRIC | D (SOIC)<br>8 PINS | UNIT | |----------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|------| | P <sub>D</sub> | Device power dissipation | $V_{CC1} = V_{CC2} = 5.25 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF}$<br>Input a 1-Mbps 50% duty-cycle square wave | 55 | mW | # 6.10 Switching Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 5 V ±5% $T_A = -40$ °C to 125°C for ISO7420M, $T_A = -40$ °C to 105°C for ISO742x | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | See Figure 6. | | 9 | 14 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | | | 0.3 | 3.7 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time | | | | 4.9 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time | | | | 3.6 | ns | | t <sub>r</sub> | Output signal rise time | See Figure 6. | | 1 | | ns | | t <sub>f</sub> | Output signal fall time | | | 1 | | ns | | t <sub>fS</sub> | Fail-safe output delay time from input power loss | See Figure 7. | | 6 | | μs | <sup>(1)</sup> Also known as pulse skew. # 6.11 Switching Characteristics: $V_{CC1}$ at 5 V ±5%, $V_{CC2}$ at 3.3 V ±5% $T_A = -40^{\circ}$ C to 125°C for ISO7420M. $T_A = -40^{\circ}$ C to 105°C for ISO742x | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------| | $t_{PLH},t_{PHL}$ | Propagation delay time | See Figure 6. | | 10 | 17 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | | | 0.5 | 5.6 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time | | | | 6.3 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time | | | | 4 | ns | | t <sub>r</sub> | Output signal rise time | See Figure 6. | | 2 | | ns | Also known as pulse skew. ## Switching Characteristics: V<sub>CC1</sub> at 5 V ±5%, V<sub>CC2</sub> at 3.3 V ±5% (continued) $T_A = -40$ °C to 125°C for ISO7420M, $T_A = -40$ °C to 105°C for ISO742x | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------------------|-----------------|-----|-----|-----|------| | t <sub>f</sub> | Output signal fall time | | | 2 | | ns | | t <sub>fs</sub> | Fail-safe output delay time from input power loss | See Figure 7. | | 6 | | μs | # 6.12 Switching Characteristics: $V_{CC1}$ at 3.3 V ±5%, $V_{CC2}$ at 5 V ±5% $T_A = -40$ °C to 125°C for ISO7420M, $T_A = -40$ °C to 105°C for ISO742x | 1A - 10 0 to 120 0 to 100 1 20th, 1A - 10 0 to 100 0 to 120 | | | | | | | | |-------------------------------------------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | See Figure 6. | | 10 | 17 | ns | | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | | | 0.5 | 4 | ns | | | t <sub>sk(pp)</sub> | Part-to-part skew time | | | | 8.5 | ns | | | t <sub>sk(o)</sub> | Channel-to-channel output skew time | | | | 4 | ns | | | t <sub>r</sub> | Output signal rise time | See Figure 6. | | 2 | | ns | | | t <sub>f</sub> | Output signal fall time | | | 2 | | ns | | | t <sub>fS</sub> | Fail-safe output delay time from input power loss | See Figure 7. | | 6 | | μs | | | | | | | | | | | <sup>(1)</sup> Also known as pulse skew. ## 6.13 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ at 3.3 V ±5% $T_A = -40$ °C to 125°C for ISO7420M, $T_A = -40$ °C to 105°C for ISO742x | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | | | 12 | 20 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 6. | | 1 | 5 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time | | | | 6.8 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time | | | | 5.5 | ns | | t <sub>r</sub> | Output signal rise time | Con Figure 6 | | 2 | | ns | | t <sub>f</sub> | Output signal fall time | See Figure 6. | | 2 | | ns | | t <sub>fS</sub> | Fail-safe output delay time from input power loss | See Figure 7. | | 6 | | μs | (1) Also known as pulse skew. ### 6.14 Typical Characteristics #### 7 Parameter Measurement Information - (1) The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50 kHz, 50% duty cycle, $t_f \leq 3$ ns, $t_f \leq 3$ ns, $Z_O = 50 \Omega$ . At the input, a 50- $\Omega$ resistor is required to terminate the Input Generator signal. It is not needed in actual application. - (2) $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 6. Switching Characteristic Test Circuit and Voltage Waveforms (1) $C_L = 15 \text{ pF} \pm 20\%$ includes instrumentation and fixture capacitance. Figure 7. Fail-Safe Output Delay-Time Test Circuit and Voltage Waveforms (1) $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 8. Common-Mode Transient Immunity Test Circuit ## 8 Detailed Description #### 8.1 Overview The isolator in Figure 9 is based on a capacitive isolation barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 1 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single- ended input signal entering the HF-channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop whose output feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high- to the low-frequency channel. Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer. ### 8.2 Functional Block Diagram Figure 9. Conceptual Block Diagram of a Digital Capacitive Isolator ## 8.3 Feature Description ### 8.3.1 Insulation Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER <sup>(1)</sup> | TEST CONDITIONS | SPECIFICATION | UNIT | |------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------| | DIN V V | DE V 0884-10 (VDE V 0884-10):2006-12 | | • | • | | $V_{IORM}$ | Maximum working insulation voltage | | 566 | $V_{PK}$ | | $V_{PR}$ | Input-to-output test voltage | t = 1 s (100% production), partial discharge 5 pC | 1062 | V <sub>PK</sub> | | V | Transient evenueltere | t = 60 s (qualification) | 4242 | | | $V_{IOTM}$ | Transient overvoltage | t = 1 s (100% production) | 4242 | $V_{PK}$ | | R <sub>S</sub> | Insulation resistance | V <sub>IO</sub> = 500 V at T <sub>S</sub> | >10 <sup>9</sup> | Ω | | | Pollution degree | | 2 | | | UL 1577 | , | | | • | | V <sub>ISO</sub> | Isolation voltage per UL | $\begin{aligned} &V_{TEST}=V_{ISO}=2500~V_{RMS},~t=60~s~(qualification)\\ &V_{TEST}=1.2~x~V_{ISO}=3000~V_{RMS},~t=1~s~(100\%\\ &production) \end{aligned}$ | 2500 | V <sub>RMS</sub> | <sup>(1)</sup> Climatic Classification 40/125/21 Table 1. IEC 60664-1 Ratings Table | PARAMETER | TEST CONDITIONS | SPECIFICATION | |-----------------------------|--------------------------------------------|---------------| | Material group | | II | | Installation plansification | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I–IV | | Installation classification | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I–III | #### 8.3.2 Package Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------------------------|--------------------------------------------------------------------------|-------|-------------------|-----|------| | L(I01) | Minimum air gap (clearance) | Shortest terminal-to-terminal distance through air | 4 | | | mm | | L(102) | Minimum external tracking (creepage) | Shortest terminal-to-terminal distance across the package surface | 4 | | | mm | | СТІ | Tracking resistance (comparative tracking index) | DIN EN 60112 (VDE 0303-11); IEC 60112 | >400 | | | V | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | 0.014 | | | mm | | D | Isolation resistance, input to | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | | >10 <sup>12</sup> | | Ω | | R <sub>IO</sub> | output <sup>(1)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ max | | >10 <sup>11</sup> | | Ω | | C <sub>IO</sub> | Barrier capacitance, input to output (1) | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz | | 1 | | pF | | Cı | Input capacitance (2) | $V_1 = V_{CC}/2 + 0.4 \sin(2\pi ft)$ , f = 1 MHz, $V_{CC} = 5 \text{ V}$ | | 1 | | pF | <sup>(1)</sup> All pins on each side of the barrier tied together creating a two-terminal device. (2) Measured from input pin to ground. #### **NOTE** Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications. #### 8.3.3 Safety Limiting Values Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | | Safety input, output, or supply | $\theta_{JA} = 212^{\circ}\text{C/W}, \ V_{I} = 5.25 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ | | | 112 | ~ ^ | | IS | current | $\theta_{JA} = 212^{\circ}\text{C/W}, \ V_{I} = 3.45 \ \text{V}, \ T_{J} = 150^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ | | | 171 | mA | | Ts | Maximum safety temperature | | | | 150 | ů | The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed in the JESD51-3, Low-Effective-Thermal-Conductivity Test Board for Leaded Surface-Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. Figure 10. $\theta_{JC}$ Thermal Derating Curve per VDE #### 8.3.4 Regulatory Information | VDE | CSA | UL | CQC | |-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | Certified according to<br>DIN V VDE V 0884-10 (VDE V<br>0884-10):2006-12 and<br>DIN EN 61010-1 (VDE 0411-1):<br>2011-07 | Approved under CSA Component<br>Acceptance Notice #5A | Recognized under UL1577<br>Component Recognition<br>Program <sup>(1)</sup> | Certified according to GB4943.1-2011 | | Basic Insulation Maximum Transient Overvoltage, 4242 V <sub>PK</sub> Maximum Working Voltage, 566 V <sub>PK</sub> | Basic insulation per CSA 60950-1-<br>07 and IEC 60950-1 (2nd Ed),<br>390 VRMS maximum working<br>voltage | Single Protection, 2500 V <sub>RMS</sub> | Basic Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | | Certificate number: 40016131 | Master contract number: 220991 | File number: E181974 | Certificate number:<br>CQC14001109540 | <sup>(1)</sup> Production tested $\geq$ 3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577. #### 8.4 Device Functional Modes Table 2. Function Table<sup>(1)</sup> | VCCI | vcco | INPUT<br>INA, INB | OUTPUT<br>OUTA, OUTB | |------|------|-------------------|----------------------| | | | Н | Н | | PU | PU | L | L | | | | Open | H <sup>(2)</sup> | | PD | PU | Х | H <sup>(2)</sup> | | Х | PD | Х | Undetermined | - $\begin{array}{ll} \text{(1)} & V_{CCI} = \text{Input-side power supply; } V_{CCO} = \text{Output-side power supply; } \\ & \text{PU} = \text{Powered up (} V_{CC} \geq 3.15 \text{ V); PD} = \text{Powered down (} V_{CC} \leq 2.1 \\ & \text{V); X} = \text{Irrelevant; H} = \text{High level; L} = \text{Low level} \\ \text{(2)} & \text{In fail-safe condition, output defaults to high level.} \end{array}$ #### 8.4.1 Device I/O Schematics Figure 11. Device I/O Schematics ## 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information ISO742x utilize single-ended TTL-logic switching technology. Its supply voltage range is from 3.15 V to 5.25 V for both supplies, $V_{CC1}$ and $V_{CC2}$ . When designing with digital isolators, it is important to keep in mind that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (i.e. $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard. #### 9.2 Typical Application ISO7421 can be used with Texas Instruments' mixed signal micro-controller, digital-to-analog converter, transformer driver, and voltage regulator to create an isolated 4-20 mA current loop. Figure 12. Isolated 4-20 mA Current Loop #### 9.2.1 Design Requirements Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO742x only require two external bypass capacitors to operate. # **Typical Application (continued)** ## 9.2.2 Detailed Design Procedure Figure 13. Typical ISO7420 and ISO7421 Circuit Hookup ### 9.2.3 Application Curve Figure 14. Life Expectancy vs Working Voltage Copyright © 2009–2015, Texas Instruments Incorporated ## 10 Power Supply Recommendations To ensure reliable operation at all data rates and supply voltages, a 0.1 $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 datasheet (SLLSEA0). #### 11 Layout #### 11.1 Layout Guidelines A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 15). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, see Application Note Digital Isolator Design Guide, SLLA284. #### 11.1.1 PCB Material For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics. #### 11.2 Layout Example Figure 15. Recommended Layer Stack 20 Submit Doo ## 12 Device and Documentation Support ### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - SN6501 Transformer Driver for Isolated Power Supplies, SLLSEA0 - Isolation Glossary, SLLA353 - Digital Isolator Design Guide, SLLA284 #### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 3. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |----------|----------------|--------------|---------------------|---------------------|--------------------------|--| | ISO7420 | Click here | Click here | Click here | Click here | Click here | | | ISO7420M | Click here | Click here | Click here | Click here | Click here<br>Click here | | | ISO7421 | Click here | Click here | Click here | Click here | | | | ISO7421M | Click here | Click here | Click here | Click here | Click here | | #### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks DeviceNet, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2009–2015, Texas Instruments Incorporated 24-Mar-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | ISO7420D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | IS7420 | Samples | | ISO7420DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | IS7420 | Samples | | ISO7420MD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | I7420M | Samples | | ISO7420MDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | I7420M | Samples | | ISO7421D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | IS7421 | Samples | | ISO7421DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | IS7421 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** 24-Mar-2015 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 24-Aug-2016 ## TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO7420DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO7420MDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO7421DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Aug-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | ISO7420DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 38.0 | | ISO7420MDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 38.0 | | ISO7421DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 38.0 | # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>