#### SN54HC74, SN74HC74 SCLS094E - DECEMBER 1982-REVISED DECEMBER 2015 # SNx4HC74 Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear and Preset #### **Features** - Wide Operating Voltage Range: 2 V to 6 V - Outputs Can Drive Up To 10 LSTTL Loads - Low Power Consumption, 40-µA Maximum I<sub>CC</sub> - Typical $t_{pd} = 15 \text{ ns}$ - ±4-mA Output Drive at 5 V - Very Low Input Current of 1 μA ## **Applications** - Ultrasound System - Fans - Lab Instrumentation - Vacuum Cleaners - Video Communications System - IP Phone: Wired ## 3 Description The SNx4HC74 devices contain two independent Dtype positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the holdtime interval, data at the D input can be changed without affecting the levels at the outputs. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|--------------------| | SN74HC74N | PDIP (14) | 19.30 mm x 6.40 mm | | SN74HC74NS | SO (14) | 10.20 mm x 5.30 mm | | SN74HC74D | SOIC (14) | 8.70 mm x 3.90 mm | | SN74HC74DB | SSOP (14) | 6.50 mm x 5.30 mm | | SN74HC74PW | TSSOP (14) | 5.00 mm x 4.40 mm | | SNJ54HC74J | CDIP (14) | 21.30 mm x 7.60 mm | | SNJ54HC74W | CFP (14) | 9.20 mm x 6.29 mm | | SNJ54HC74FK | LCCC (20) | 8.90 mm x 8.90 mm | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) ## **Table of Contents** | 1 | Features 1 | | 8.3 Feature Description | 10 | |---|----------------------------------------|----|--------------------------------------|----| | 2 | Applications 1 | | 8.4 Device Functional Modes | 10 | | 3 | Description 1 | 9 | Application and Implementation | 11 | | 4 | Revision History2 | | 9.1 Application Information | 11 | | 5 | Pin Configuration and Functions3 | | 9.2 Typical Application | 11 | | 6 | Specifications4 | 10 | Power Supply Recommendations | 12 | | • | 6.1 Absolute Maximum Ratings 4 | 11 | Layout | 13 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 13 | | | 6.3 Recommended Operating Conditions 4 | | 11.2 Layout Example | 13 | | | 6.4 Thermal Information | 12 | Device and Documentation Support | 14 | | | 6.5 Electrical Characteristics5 | | 12.1 Documentation Support | 14 | | | 6.6 Timing Requirements 6 | | 12.2 Related Links | 14 | | | 6.7 Switching Characteristics 7 | | 12.3 Community Resources | 14 | | | 6.8 Typical Characteristics 8 | | 12.4 Trademarks | | | 7 | Parameter Measurement Information 9 | | 12.5 Electrostatic Discharge Caution | 14 | | 8 | Detailed Description 10 | | 12.6 Glossary | 14 | | | 8.1 Overview | 13 | Mechanical, Packaging, and Orderable | | | | 8.2 Functional Block Diagram 10 | | Information | 14 | ## 4 Revision History ## Changes from Revision D (July 2003) to Revision E **Page** Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and ## **Pin Configuration and Functions** N, NS, D, DB, PW, J, or W Package 14-Pin PDIP, SO, SOIC, SSOP, TSSOP, CDIP, or CFP **Top View** NC - No internal connection ### **Pin Functions** | | PIN | | | | | |-----------------|------|--------------------------------------------------|-----|---------------------------------------------|--| | NAME | LCCC | SOIC, SSOP, CDIP,<br>PDIP, SO, TSSOP, CFP<br>NO. | I/O | DESCRIPTION | | | 1CLK | 4 | 3 | 1 | Clock input | | | 1CLR | 2 | 1 | 1 | Clear input - Pull low to set 1Q output low | | | 1D | 3 | 2 | I | Input | | | 1PRE | 6 | 4 | 1 | Preset input | | | 1Q | 8 | 5 | 0 | Output | | | 1Q | 9 | 6 | 0 | Inverted output | | | 2CLK | 16 | 11 | I | Clock input | | | 2CLR | 19 | 13 | 1 | Clear input - Pull low to set 1Q output low | | | 2D | 18 | 12 | 1 | Input | | | 2PRE | 14 | 10 | 1 | Preset input | | | 2Q | 13 | 9 | 0 | Output | | | <del>2Q</del> | 12 | 8 | 0 | Inverted output | | | GND | 10 | 7 | _ | Ground | | | | 1 | | | | | | | 5 | | | | | | NC | 7 | | | No connect (no internal connection) | | | NC | 11 | _ | _ | No connect (no internal connection) | | | | 15 | | | | | | | 17 | | | | | | V <sub>CC</sub> | 20 | 14 | _ | Supply | | Copyright © 1982-2015, Texas Instruments Incorporated ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|-----|-----|------| | $V_{CC}$ | Supply voltage range | -0.5 | 7 | V | | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_I < 0$ or $V_I > V_{CC}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current (2) | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | $T_{j}$ | Junction temperature range | | 150 | °C | | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | VALUE | UNIT | |--------------------------------------|--------------------------------------------------------------------------------|-------|------| | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> Electrostatic dis | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ### 6.3 Recommended Operating Conditions See (1) | | | | S | N54HC74 | L | SN74HC74 | | | | | |---------------------|-------------------------------------|--------------------------|------|---------|----------|----------|-----|----------|--------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | $V_{CC}$ | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | | $V_{CC} = 2 V$ | 1.5 | | | 1.5 | | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 4.5 \text{ V}$ | 3.15 | | | 3.15 | | | V | | | | | $V_{CC} = 6 V$ | 4.2 | | | 4.2 | | | | | | | Low-level input voltage | V <sub>CC</sub> = 2 V | | | 0.5 | | | 0.5 | | | | $V_{IL}$ | | V <sub>CC</sub> = 4.5 V | | | 1.35 | | | 1.35 | V | | | | | V <sub>CC</sub> = 6 V | | | 1.8 | | | 1.8 | | | | $V_{I}$ | Input voltage | | 0 | | $V_{CC}$ | 0 | | $V_{CC}$ | V | | | $V_{O}$ | Output voltage | | 0 | | $V_{CC}$ | 0 | | $V_{CC}$ | V | | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | 1000 | | | | $\Delta t/\Delta v$ | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V | | | 500 | | | 500 | ns | | | | | V <sub>CC</sub> = 6 V | | | 400 | | | 400 | <br> - | | | $T_A$ | Operating free-air temperature | · | -55 | | 125 | -40 | | 85 | °C | | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. Submit Documentation Feedback Copyright © 1982–2015, Texas Instruments Incorporated <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. #### 6.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | SN74HC74 | | | | | SN54HC74 | | | | |-------------------------------|-------------------------------------------|-------------|--------------|-------------|------------|---------------|-----------------|------------|--------------|-------| | | | D<br>(SOIC) | DB<br>(SSOP) | N<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | J<br>(CDIP) | W<br>(CFP) | FK<br>(LCCC) | UNIT | | | | | 14 PINS | | | | 14 PINS 20 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | 96 | 80 | 76 | 113 | _ | _ | _ | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | _ | _ | _ | _ | _ | 15.05 | 14.65 | 5.61 | *C/vv | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics over recommended operating free-air temperature range, $T_A = 25$ °C (unless otherwise noted) | PARAMETE | ≣R | TEST CONDITIO | NS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------|----------------------------|-------------------------|-----------------|------|-------|-------|------| | | | | | 2 V | 1.9 | 1.998 | | | | | | $I_{OH} = -20 \mu A$ | | 4.5 V | 4.4 | 4.499 | | | | | | | | 6 V | 5.9 | 5.999 | | | | | | | T <sub>A</sub> = 25°C | | 3.98 | 4.3 | | | | V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OH} = -4 \text{ mA}$ | SN54HC74 | 4.5 V | 3.7 | | | V | | | | | SN74HC74 | | 3.84 | | | | | | | | T <sub>A</sub> = 25°C | | 5.48 | 5.8 | | | | | | $I_{OH} = -5.2 \text{ mA}$ | SN54HC74 | 6 V | 5.2 | | | | | | | | SN74HC74 | | 5.34 | | | | | | | | | 2 V | | 0.002 | 0.1 | | | | | $I_{OL} = 20 \mu A$ | I <sub>OL</sub> = 20 μA | | | 0.001 | 0.1 | | | | | | | | | 0.001 | 0.1 | | | | | I <sub>OL</sub> = 4 mA | T <sub>A</sub> = 25°C | | | 0.17 | 0.26 | V | | $V_{OL}$ | $V_I = V_{IH}$ or $V_{IL}$ | | SN54HC74 | 4.5 V | | | 0.4 | | | | | | SN74HC74 | | | | 0.33 | | | | | | T <sub>A</sub> = 25°C | | | 0.15 | 0.26 | | | | | I <sub>OL</sub> = 5.2 mA | SN54HC74 | 6 V | | | 0.4 | | | | | | SN74HC74 | | | | 0.33 | | | | $V_I = V_{CC}$ or 0 | <u>'</u> | T <sub>A</sub> = 25°C | | | ±0.1 | ±100 | | | l <sub>l</sub> | | | SN54HC74,<br>SN74HC74 | 6 V | | | ±1000 | nA | | | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | T <sub>A</sub> = 25°C | | | | 4 | | | I <sub>CC</sub> | | | SN54HC74 | 6 V | | | 80 | μΑ | | | | | SN74HC74 | | | | 40 | | | C <sub>i</sub> | | - | | 2 V to 6 V | | 3 | 10 | pF | | C <sub>pd</sub> | No load | | | 2 V to 6 V | | 35 | | pF | Copyright © 1982–2015, Texas Instruments Incorporated ## 6.6 Timing Requirements over recommended operating free-air temperature range, T<sub>A</sub> = 25°C (unless otherwise noted) | | | | V <sub>CC</sub> | T <sub>A</sub> | MIN | MAX | UNIT | |------|-------------------|---------------------|---------------------|-----------------------------------|-----|-----|------| | | | | | T <sub>A</sub> = 25°C | | 6 | | | | | | 2 V | SN54HC74 | | 4.2 | | | | | | | SN74HC74 | | 5 | - | | | | | | T <sub>A</sub> = 25°C | | 31 | | | lock | Clock frequency | | 4.5 V | SN54HC74 | | 21 | MHz | | | | | | SN74HC74 | | 25 | | | | | | | T <sub>A</sub> = 25°C | 0 | 36 | | | | | | 6 V | SN54HC74 | 0 | 25 | | | | | | | SN74HC74 | 0 | 29 | | | | | | | T <sub>A</sub> = 25°C | 100 | | | | | | | 2 V | SN54HC74 | 150 | | | | | | | | SN74HC74 | 125 | | | | | | | 4.5 V | T <sub>A</sub> = 25°C | 20 | | | | | | PRE or CLR low | | SN54HC74 | 30 | | | | | | 1.0 1 | SN74HC74 | 25 | | | | | | | | | T <sub>A</sub> = 25°C | 14 | | | | | | 6 V | SN54HC74 | 25 | | | | | | | | | SN74HC74 | 21 | | | | , | Pulse duration | | | T <sub>A</sub> = 25°C | 80 | | ns | | | | | 2 V | SN54HC74 | 120 | | | | | | | SN74HC74 | 100 | | | | | | | | $T_A = 25^{\circ}C$ | 16 | | | | | | CLK high or low | 4.5 V | SN54HC74 | 24 | | | | | | OLIVINGIT OF IOW | 4.5 V | SN74HC74 | 20 | | | | | | | | | $T_A = 25^{\circ}C$ | 14 | | | | | | | 6 V | SN54HC74 | 20 | | | | | | | | | | | | | | | | | SN74HC74 | 17 | | | | | | | 2.1/ | T <sub>A</sub> = 25°C<br>SN54HC74 | 100 | | | | | | | 2 V | | 150 | | | | | | | | SN74HC74 | 125 | | | | | | Data | 4.5.1/ | T <sub>A</sub> = 25°C | 20 | | | | | | Data | 4.5 V | SN54HC74 | 30 | | | | | | | | SN74HC74 | 25 | | | | | | | 0.14 | T <sub>A</sub> = 25°C | 17 | | | | | | | 6 V | SN54HC74 | 25 | | | | u | Setup time before | | | SN74HC74 | 21 | | ns | | - | CLK↑ | | | T <sub>A</sub> = 25°C | 25 | | | | | | | 2 V | SN54HC74 | 40 | | | | | | | | SN74HC74 | 30 | | - | | | | | | T <sub>A</sub> = 25°C | 5 | | | | | | PRE or CLR inactive | 4.5 V | SN54HC74 | 8 | | | | | | | | SN74HC74 | 6 | | | | | | | 6 V | T <sub>A</sub> = 25°C | 4 | | | | | | | | SN54HC74 | 7 | | | | | | | | SN74HC74 | 5 | | | Submit Documentation Feedback Copyright © 1982–2015, Texas Instruments Incorporated ## **Timing Requirements (continued)** over recommended operating free-air temperature range, $T_A = 25$ °C (unless otherwise noted) | | | V <sub>CC</sub> | T <sub>A</sub> | MIN MAX | UNIT | |-----------------------------------------|----------------------------|-----------------|----------------|---------|------| | t <sub>h</sub> Hold time, data after CI | | 2 V | | 0 | | | | Hold time, data after CLK↑ | 4.5 V | | 0 | ns | | | | 6 V | | 0 | | ## 6.7 Switching Characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------|-----------------|----------------|-----------------|-----------------------|-----|-----|-----|------| | | | | | T <sub>A</sub> = 25°C | 6 | 10 | | | | | | | 2 V | SN54HC74 | 4.2 | | | | | | | | | SN74HC74 | 6 | | | | | | | | | T <sub>A</sub> = 25°C | 31 | 50 | | | | max | | | 4.5 V | SN54HC74 | 21 | | | MHz | | | | | | SN74HC74 | 25 | | | | | | | | | T <sub>A</sub> = 25°C | 36 | 60 | | | | | | | 6 V | SN54HC74 | 25 | | | | | | | | | SN74HC74 | 29 | | | | | | | | | T <sub>A</sub> = 25°C | | 70 | 230 | | | | | | 2 V | SN54HC74 | | | 345 | | | | | Q or Q | | SN74HC74 | | | 290 | | | <b>t</b> pd | | | | T <sub>A</sub> = 25°C | | 20 | 46 | 1 | | | PRE or CLR | | 4.5 V | SN54HC74 | | | 69 | ns | | | | | | SN74HC74 | | | 58 | | | | | | | T <sub>A</sub> = 25°C | | 15 | 39 | | | | | | 6 V | SN54HC74 | | | 59 | | | | | | | SN74HC74 | | | 49 | | | | | Q or Q | 2 V | T <sub>A</sub> = 25°C | | 70 | 175 | | | | | | | SN54HC74 | | | 250 | | | | | | | SN74HC74 | | | 220 | | | | | | 4.5 V | T <sub>A</sub> = 25°C | | 20 | 35 | | | | CLK | | | SN54HC74 | | | 50 | | | | | | | SN74HC74 | | | 44 | | | | | | | T <sub>A</sub> = 25°C | | 15 | 30 | | | | | | 6 V | SN54HC74 | | | 42 | | | | | | | SN74HC74 | | | 37 | 1 | | | | | | T <sub>A</sub> = 25°C | | 28 | 75 | | | | | | 2 V | SN54HC74 | | | 110 | 1 | | | | | | SN74HC74 | | | 95 | ns | | | | | | T <sub>A</sub> = 25°C | | 8 | 15 | | | t<br>t | | Q or Q | 4.5 V | SN54HC74 | | | 22 | | | - | | | | SN74HC74 | | | 19 | | | | | | | T <sub>A</sub> = 25°C | | 6 | 13 | | | | | | 6 V | SN54HC74 | | | 19 | 1 | | | | | | SN74HC74 | | | 16 | 1 | Copyright © 1982–2015, Texas Instruments Incorporated ## 6.8 Typical Characteristics Figure 1. Typical Propagation Delay - CLK to Q #### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 6$ ns, $t_f = 6$ ns. - C. For clock inputs, $f_{max}$ is measured when the input duty cycle is 50%. - D. The outputs are measured one at a time with one input transition per measurement. - E. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 2. Load Circuit and Voltage Waveforms ### 8 Detailed Description #### 8.1 Overview Figure 3 describes the SNx4HC74 devices. As the SNx4HC74 is a dual D-Type positive-edge-triggered flip-flop with clear and preset, the diagram below describes one of the two device flip-flops. ### 8.2 Functional Block Diagram Figure 3. Logic Diagram (Positive Logic) ### 8.3 Feature Description The SNx4HC74 inputs accept voltage levels up to 5.5 V. Refer to the *Recommended Operating Conditions* for appropriate input high and low logic levels. ### 8.4 Device Functional Modes Table 1 lists the functional modes of the SNx4HC74. **Table 1. Function Table** | | INPUT | OUTPUTS | | | | |-----|-------|---------|---|------------------|------------------| | PRE | CLR | CLK | D | Q | Q | | L | Н | X | Х | Н | L | | Н | L | X | Χ | L | Н | | L | L | X | Х | H <sup>(1)</sup> | H <sup>(1)</sup> | | Н | Н | 1 | Н | Н | L | | Н | Н | 1 | L | L | Н | | Н | Н | L | Х | $Q_0$ | $\overline{Q}_0$ | (1) This configuration is nonstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level. ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information A low level at the preset $(\overline{PRE})$ or clear $(\overline{CLR})$ input sets or resets the outputs, regardless of the levels of the other inputs. When $\overline{PRE}$ and $\overline{CLR}$ are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The resistor and capacitor at the $\overline{\text{CLR}}$ pin are optional. If they are not used, the $\overline{\text{CLR}}$ pin should be connected directly to $V_{CC}$ to be inactive. ### 9.2 Typical Application Figure 4. Device Power Button Circuit #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs may be combined to produce higher drive, but the high drive will also create faster edges into light loads. Because of this, routing and load conditions should be considered to prevent ringing. ## 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see (Δt/ΔV) in *Recommended Operating Conditions* table. - For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions: - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current. Copyright © 1982–2015, Texas Instruments Incorporated ## **Typical Application (continued)** #### 9.2.3 Application Curve Figure 5. Typical Propagation Delay - CLR to Q ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ terminals then .01- $\mu$ F or .022- $\mu$ F capacitors are recommended for each power terminal. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 6 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted. This pin keeps the input section of the I/Os from being disabled and floated. #### 11.2 Layout Example Figure 6. Layout Diagram Copyright © 1982–2015, Texas Instruments Incorporated ## 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 #### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY | |----------|----------------|--------------|---------------------|------------------|---------------------| | SN54HC74 | Click here | Click here | Click here | Click here | Click here | | SN74HC74 | Click here | Click here | Click here | Click here | Click here | #### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. 17-Mar-2017 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-----------------------------------|---------| | 5962-8405601VCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8405601VC<br>A<br>SNV54HC74J | Sample | | 5962-8405601VDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8405601VD<br>A<br>SNV54HC74W | Sample | | 84056012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 84056012A<br>SNJ54HC<br>74FK | Sample | | 8405601CA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8405601CA<br>SNJ54HC74J | Samples | | 8405601DA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8405601DA<br>SNJ54HC74W | Samples | | JM38510/65302B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302B2A | Samples | | JM38510/65302BCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302BCA | Samples | | JM38510/65302BDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302BDA | Samples | | M38510/65302B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302B2A | Samples | | M38510/65302BCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302BCA | Samples | | M38510/65302BDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>65302BDA | Samples | | SN54HC74J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54HC74J | Samples | | SN74HC74D | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DBR | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DBRG4 | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | www.ti.com 17-Mar-2017 | Orderable Device | Status | Package Type | - | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|-------------------|------------------------------|--------------|----------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74HC74DG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74DTG4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74N | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC74N | Samples | | SN74HC74NE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC74N | Samples | | SN74HC74NSR | ACTIVE | so | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM -40 to 85 | | HC74 | Samples | | SN74HC74NSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM -40 to 85 | | HC74 | Samples | | SN74HC74NSRG4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74PW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74PWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74PWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SN74HC74PWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM -40 to 85 | | HC74 | Samples | | SN74HC74PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM -40 to 85 | | HC74 | Samples | | SN74HC74PWT | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC74 | Samples | | SNJ54HC74FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 84056012A<br>SNJ54HC | Samples | ## PACKAGE OPTION ADDENDUM 17-Mar-2017 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|-------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | | | | | | | | | | | 74FK | | | SNJ54HC74J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8405601CA<br>SNJ54HC74J | Samples | | SNJ54HC74W | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8405601DA<br>SNJ54HC74W | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## PACKAGE OPTION ADDENDUM 17-Mar-2017 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54HC74, SN54HC74-SP, SN74HC74: ● Catalog: SN74HC74, SN54HC74 Automotive: SN74HC74-Q1, SN74HC74-Q1 ● Enhanced Product: SN74HC74-EP, SN74HC74-EP Military: SN54HC74 Space: SN54HC74-SP #### NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application ## PACKAGE MATERIALS INFORMATION www.ti.com 7-Nov-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC74DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC74DR | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74HC74DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC74DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC74DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC74DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC74DT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC74PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC74PWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 7-Nov-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC74DBR | SSOP | DB | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74HC74DR | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74HC74DR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC74DR | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC74DRG4 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC74DRG4 | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC74DT | SOIC | D | 14 | 250 | 367.0 | 367.0 | 38.0 | | SN74HC74PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74HC74PWT | TSSOP | PW | 14 | 250 | 367.0 | 367.0 | 35.0 | ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.