TPS65261, TPS65261-1 SLVSCD3C - DECEMBER 2013 - REVISED MAY 2023 # TPS6526x 4.5-V to 18-V Input Voltage, 3-A/2-A/2-A Output Current **Triple Synchronous Step-Down Converter** ### 1 Features - Operating input supply voltage range (4.5 V to 18 V) - Feedback reference voltage 0.6 V±1% - Maximum continuous output current 3 A/2 A/2 A - Adjustable clock frequency from 250 kHz to 2 MHz - dedicated enable and soft start pins for each buck - Automatic power-up, power-down sequence - Pulse Skipping Mode (PSM) at Light Load (TPS65261 only) - Output voltage power-good indicator - Input voltage power failure indicator - Thermal overloading protection # 2 Applications - DTV - Set top boxes - Home gateway and access point networks - Wireless routers - Surveillance - POS machine # 3 Description The TPS65261, TPS65261-1 is a monolithic triple synchronous step-down (buck) converter with 3-A/2-A/2-A output currents. A wide 4.5-V to 18-V input supply voltage range encompasses the most intermediate bus voltages operating off 5-V, 9-V, 12-V or 15-V power bus. The converter, with constant frequency peak current mode, is designed to simplify its application while giving designers options to optimize the system according to targeted applications. The switching frequency of the converters can be adjusted from 250 kHz to 2 MHz with an external resistor. The 180° out-of-phase operation between Buck1 and Buck2, 3 (Buck2 and 3 run in phase) minimizes the input filter requirements. The TPS65261, TPS65261-1 features an automatic power sequence with connecting MODE pin to V7V and configuring EN1/2/3 pins. The device also features an open drain RESET signal to monitor power down. At light load, the TPS65261 automatically operates in pulse skipping mode (PSM) and the TPS65261-1 operates in force continuous current mode (FCC). PSM mode provides high efficiency by reducing switching losses at light loads and FCC mode reduces noise susceptibility and RF interference. The device features overvoltage protection, overcurrent and short-circuit protection and overtemperature protection. A power-good pin asserts when any output voltages are out of regulation. ### Device Information<sup>(1)</sup> | PART NUMBER | MODE | PACKAGE | |-------------|------|------------------| | TPS65261 | PSM | RHB (VQFN, 32) | | TPS65261-1 | FCCM | KIID (VQFIN, 32) | For all available packages, see the orderable addendum at the end of the data sheet. Typical Application # **Table of Contents** | 1 Features1 | 7.4 Device Functional Modes | 23 | |---------------------------------------|------------------------------------------------------|----| | 2 Applications1 | 8 Application and Implementation | 25 | | 3 Description1 | 8.1 Application Information | | | 4 Revision History2 | 8.2 Typical Application | | | 5 Pin Configuration and Functions3 | 8.3 Power Supply Recommendations | 35 | | 6 Specifications5 | 8.4 Layout | | | 6.1 Absolute Maximum Ratings5 | 9 Device and Documentation Support | | | 6.2 ESD Ratings5 | 9.1 Documentation Support | 38 | | 6.3 Recommended Operating Conditions5 | 9.2 Receiving Notification of Documentation Updates. | 38 | | 6.4 Thermal Information5 | 9.3 Support Resources | 38 | | 6.5 Electrical Characteristics6 | 9.4 Trademarks | 38 | | 6.6 Typical Characteristics8 | 9.5 Electrostatic Discharge Caution | 38 | | 7 Detailed Description12 | 9.6 Glossary | 38 | | 7.1 Overview12 | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram13 | Information | 38 | | 7.3 Feature Description13 | | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision B (May 2014) to Revision C (May 2023) | Page | |---|--------------------------------------------------------------------------------------------------|-----------------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Removed color from images throughout the document | 1 | | • | Changed the description of V7V pin in Table 5-1 | 3 | | • | Moved the storage temperature row in the ESD Ratings table to the Absolute Maximum Ratings table | | | • | Renamed Handling Ratings to ESD Ratings | <mark>5</mark> | | • | Changed the recommended value of capacitor from V7V pin to power ground in V7V Low Dropout Reg | julator | | | and Bootstrap | <mark>20</mark> | | • | Changed the recommended value of C5 in Figure 8-1 | 25 | | С | hanges from Revision A (December 2013) to Revision B (May 2014) | Page | | • | Changed all text, tables and graphics to match the new data sheet template | 1 | | • | Changed Figure 8-37 | 37 | # **5 Pin Configuration and Functions** (There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.) Figure 5-1. RHB Package 8-Pin VQFN (Top View) **Table 5-1. Pin Functions** | | PIN | DESCRIPTION | | | | |---------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | DESCRIPTION | | | | | 1 | EN3 | Enable for buck3. Float to enable. Can use this pin to adjust the input undervoltage lockout of buck3 with a resistor divider. | | | | | 2 | PGOOD | An open drain output, asserts low if output voltage of any buck beyond regulation range due to thermal shutdown, overcurrent, undervoltage or ENx shut down. | | | | | 3 | RESET | Open drain power failure output signal. | | | | | 4 | MODE | When high, an automatic power-up/power-down sequence is provided according to states of EN1, EN2 and EN3 pins. | | | | | 5 | V7V | Internal LDO for gate driver and internal controller. Connect a 10-µF capacitor from the pin to power ground | | | | | 6 | FB2 | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider. | | | | | 7 | COMP2 | Error amplifier output and Loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck2 with peak current PWM mode. | | | | | 8 | SS2 | Soft-start and tracking input for buck2. An internal 5-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | | 9 | BST2 | Boot strapped supply to the high side floating gate driver in buck2. Connect a capacitor (recommend 47nF) from BST2 pin to LX2 pin. | | | | | 10 | LX2 | Switching node connection to the inductor and bootstrap capacitor for buck2. The voltage swing at this pin is from a diode voltage below the ground up to PVIN2 voltage. | | | | | 11 | PGND2 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (–) terminal of VIN2 input ceramic capacitor. | | | | | 12 | PVIN2 | Input power supply for buck2. Connect PVIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10µF). | | | | | 13 | PVIN3 | Input power supply for buck3. Connect PVIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10µF). | | | | | 14 | PGND3 | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor. | | | | | Switching node connection to the inductor and bootstrap capacitor for diode voltage below the ground up to PVIN3 voltage. | | Switching node connection to the inductor and bootstrap capacitor for buck3. The voltage swing at this pin is from a diode voltage below the ground up to PVIN3 voltage. | | | | # **Table 5-1. Pin Functions (continued)** | | PIN | | | | | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | DESCRIPTION | | | | | 16 | BST3 | Boot strapped supply to the high side floating gate driver in buck3. Connect a capacitor (recommend 47nF) from BST3 pin to LX3 pin. | | | | | 17 | SS3 | Soft-start and tracking input for buck3. An internal 5-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | | 18 | COMP3 | Error amplifier output and Loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck3 with peak current PWM mode. | | | | | 19 | FB3 | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 resistor divider. | | | | | 20 | ROSC | Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency. | | | | | 21 | AGND | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high current power grounds to the (–) terminal of bypass capacitor of input voltage VIN. | | | | | 22 | FB1 | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 resistor divider. | | | | | 23 | COMP1 | Error amplifier output and Loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode. | | | | | 24 | SS1 | Soft-start and tracking input for buck1. An internal 5-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | | 25 | BST1 | Boot strapped supply to the high side floating gate driver in buck1. Connect a capacitor (recommend 47nF) from BST1 pin to LX1 pin. | | | | | 26 | LX1 | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pin is from a diode voltage below the ground up to PVIN1 voltage. | | | | | 27 | PGND1 | Power ground connection of Buck1. Connect PGND1 pin as close as practical to the (–) terminal of VIN1 input ceramic capacitor. | | | | | 28 | PVIN1 | Input power supply for buck1. Connect PVIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10µF). | | | | | 29 | VIN | Buck controller power supply. | | | | | 30 | VDIV | Input voltage threshold for power failure detection of input voltage. | | | | | 31 | EN1 | Enable for buck1. Float to enable. Can use this pin to adjust the input undervoltage lockout of buck1 with a resistor divider. | | | | | 32 | EN2 | Enable for buck2. Float to enable. Can use this pin to adjust the input undervoltage lockout of buck2 with a resistor divider. | | | | | | PAD | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. | | | | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | MIN | MAX | UNIT | |----------------------------------------------------------------|------|-----|------| | PVIN1, PVIN2, PVIN3,VIN | -0.3 | 20 | V | | LX1, LX2, LX3 (Maximum withstand voltage transient < 20 ns) | -1.0 | 20 | V | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.3 | 7 | V | | EN1, EN2, EN3, PGOOD, V7V, MODE, RESET, VDIV | -0.3 | 7 | V | | FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3, ROSC | -0.3 | 3.6 | V | | AGND, PGND1, PGND2, PGND3 | -0.3 | 0.3 | V | | Operating junction temperature, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature range, T <sub>stg</sub> | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | | MIN | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------|------|-----|------| | V Floring discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | -2000 | 2000 | V | | | | | V <sub>(ESD)</sub> Electrostatic discharge | Liectiostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -500 | 500 | V | - 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|----------------------------------------------------------------|------|---------|------| | | PVIN1, PVIN2, PVIN3,VIN | 4.5 | 18 | V | | | LX1, LX2, LX3 (Maximum withstand voltage transient < 20 ns) | -0.8 | 18 | V | | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6.8 | V | | | EN1, EN2, EN3, PGOOD, V7V, MODE, RESET, VDIV | -0.1 | 6.3 | V | | | FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3, ROSC | -0.1 | 3 | V | | T <sub>A</sub> | Operating junction temperature | -40 | 85 | °C | | $T_J$ | Operating junction temperature | -40 | 125 | °C | ### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | |-----------------------|----------------------------------------------|---------------|------|--| | | THERMAL METRIC | RHB (32 PINS) | UNII | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 31.6 | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 23.4 | | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 6.1 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | C/VV | | | ΨЈВ | Junction-to-board characterization parameter | 6.1 | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.9 | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## **6.5 Electrical Characteristics** $T_A = 25$ °C, $V_{IN} = 12$ V, $f_{SW} = 600$ kHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-------|-------|--------| | INPUT SUPPLY | VOLTAGE | | | | | | | VIN | Input voltage range | | 4.5 | | 18 | V | | | | VIN rising | 4 | 4.25 | 4.5 | | | UVLO | VIN undervoltage lockout | VIN falling | 3.5 | 3.75 | 4 | V | | | | Hysteresis | | 500 | | mV | | IDD <sub>SDN</sub> | Shutdown supply current | EN1=EN2=EN3=MODE=0 V | | 9.2 | | μA | | IDD <sub>Q_NSW</sub> | | EN1=EN2=EN3=5 V,<br>FB1=FB2=FB3=0.8 V | | 605 | | μΑ | | IDD <sub>Q NSW1</sub> | Input quiescent current without | EN1=5V, EN2=EN3=0 V, FB1=0.8V | | 330 | | μA | | IDD <sub>Q_NSW2</sub> | buck1/2/3 switching | EN2=5 V, EN1=EN3=0V, FB2=0.8 V | | 330 | | μA | | IDD <sub>Q NSW3</sub> | | EN3=5V, EN1=EN2=0V, FB3=0.8V | | 330 | | μA | | | V7V LDO output voltage | V <sub>7V</sub> load current = 0 A | 6 | 6.3 | 6.6 | V | | I <sub>OCP_V7V</sub> | V7V LDO current limit | | | 175 | | mA | | | LTAGE REFERENCE | | | | 1 | | | | | V <sub>COMP</sub> = 1.2 V, T <sub>J</sub> = 25°C | 0.596 | 0.6 | 0.605 | V | | $V_{FB}$ | Feedback voltage | V <sub>COMP</sub> = 1.2 V, T <sub>J</sub> = -40°C to 125°C | 0.594 | 0.6 | 0.606 | V | | V <sub>LINEREG_BUCK</sub> | Line regulation-DC | I <sub>OUT1</sub> = 1.5 A, I <sub>OUT2</sub> = 1 A, I <sub>OUT3</sub> = 1 A<br>5 V < PVINx < 18 V | | 0.002 | | %/V | | V <sub>LOADREG BUCK</sub> | Load regulation-DC | I <sub>OUTx</sub> = (10–100%) × I <sub>OUTx max</sub> | | 0.02 | | %/A | | Buck1, Buck2, I | Buck3 | | | | | | | V <sub>ENXH</sub> | EN1/2/3 high level input voltage | | | 1.2 | 1.26 | V | | V <sub>ENXL</sub> | EN1/2/3 low level input voltage | | 1.1 | 1.15 | | V | | I <sub>ENX1</sub> | EN1/2/3 pullup current | ENx = 1 V | | 3.6 | | μA | | I <sub>ENX2</sub> | EN1/2/3 pullup current | ENx = 1.5 V | | 6.6 | | μA | | I <sub>ENhys</sub> | Hysteresis current | | | 3 | | μA | | I <sub>SSX</sub> | Soft start charging current | | 4.3 | 5 | 6 | μA | | T <sub>ON_MIN</sub> | Minimum on time | | | 80 | 100 | ns | | G <sub>m_EA</sub> | Error amplifier trans-conductance | -2 μA < I <sub>COMPX</sub> < 2 μA | | 300 | | μS | | G <sub>m_PS1/2/3</sub> | COMP1/2/3 voltage to inductor current Gm | I <sub>LX</sub> = 0.5 A | | 7.4 | | A/V | | I <sub>LIMIT1</sub> | Buck1 peak inductor current limit | | 4.33 | 5.1 | 6.02 | Α | | I <sub>LIMITSOURCE1</sub> | Buck1 low side source current limit | | | 4.3 | | Α | | I <sub>LIMITSINK1</sub> | Buck1 low side sink current limit | | | 1.3 | | Α | | I <sub>LIMIT2/3</sub> | Buck2/3 peak inductor current limit | | 2.6 | 3.1 | 3.73 | Α | | I <sub>LIMITSOURCE2/3</sub> | Buck2/3 low side source current limit | | | 2.7 | | Α | | I <sub>LIMITSINK2/3</sub> | Buck2/3 low side sink current limit | | | 1 | | Α | | T <sub>Hiccup_wait</sub> | Overcurrent wait time | | | 256 | | cycles | | T <sub>Hiccup_re</sub> | Hiccup time before re-start | | | 8192 | | cycles | | Rdson_HS1 | Buck1 High-side switch resistance | VIN = 12 V | | 100 | | mΩ | | Rdson_LS1 | Buck1 low-side switch resistance | VIN = 12 V | | 65 | | mΩ | | Rdson_HS2 | Buck2 High-side switch resistance | VIN = 12 V | | 140 | | mΩ | | Rdson_LS2 | Buck2 low-side switch resistance | VIN = 12 V | | 95 | | mΩ | | Rdson_HS3 | Buck3 High-side switch resistance | VIN = 12 V | | 140 | | mΩ | | Rdson_LS3 | Buck3 low-side switch resistance | VIN = 12 V | | 95 | | mΩ | # **6.5 Electrical Characteristics (continued)** $T_{\Delta} = 25^{\circ}\text{C}$ , $V_{IN} = 12 \text{ V}$ , $f_{SW} = 600 \text{ kHz}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-------------------------------------------------------------|--------------------------|------|-------|------|-------------------| | POWER GOOD, I | MODE, POWER SEQUENCE | | | | | | | | | FBx undervoltage Falling | | 92.5 | | $%V_{REF}$ | | ., | For all the state of the months and | FBx undervoltage Rising | | 95 | | %V <sub>REF</sub> | | $V_{th\_PG}$ | Feedback voltage threshold | FBx overvoltage Rising | | 107.5 | | %V <sub>REF</sub> | | | | FBx overvoltage Falling | | 105 | | %V <sub>REF</sub> | | T <sub>DEGLITCH(PG)_F</sub> | PGOOD falling edge deglitch time | | | 128 | | cycles | | T <sub>RDEGLITCH(PG)_R</sub> | PGOOD rising edge deglitch time | | | 512 | | cycles | | I <sub>PG</sub> | PGOOD pin leakage | | | | 0.05 | μΑ | | $V_{LOW\_PG}$ | PGOOD pin low voltage | I <sub>SINK</sub> = 1 mA | | | 0.4 | V | | V <sub>MODEH</sub> | MODE high level input voltage | | | 1.2 | 1.26 | V | | V <sub>MODEL</sub> | MODE low level input voltage | | 1.1 | 1.15 | | V | | I <sub>MODE1</sub> | MODE pullup current | MODE = 1 V | | 3.6 | | μΑ | | I <sub>MODE2</sub> | MODE pullup current | MODE = 1.5 V | | 6.6 | | μΑ | | T <sub>psdelay</sub> | Delay time between bucks at automatic power sequencing mode | MODE = 1.5 V | | 1024 | | cycles | | POWER FAILURI | E DETECTOR | | | | | | | VDIV <sub>th</sub> | VDIV threshold | | 1.18 | 1.23 | 1.26 | V | | | VDIV multiple support | VDIV = 1 V | | 1 | | μA | | I <sub>VDIV</sub> | VDIV pullup current | VDIV = 1.5 V | | 2 | | μΑ | | I <sub>VDIVhys</sub> | VDIV hysteresis current | | | 1 | | μΑ | | T <sub>deglitch_R</sub> | RESET deglitch on the rising edge | | | 534 | | cycles | | T <sub>deglitch_F</sub> | RESET deglitch on the falling edge | | 12 | 14 | 16 | cycles | | OSCILLATOR | | | | | | | | F <sub>SW</sub> | Switching from the switch | ROSC = 73.2 kΩ | 560 | 600 | 640 | kHz | | F <sub>SW_range</sub> | Switching frequency | | 250 | , | 2000 | kHz | | THERMAL PROT | ECTION | , | | | | | | T <sub>TRIP_OTP</sub> | Thermal protection trip point | Temperature rising | | 160 | | °C | | T <sub>HYST OTP</sub> | Thermal protection trip point | Hysteresis | | 20 | | °C | ## **6.6 Typical Characteristics** T<sub>A</sub> = 25°C, V<sub>IN</sub> = 12 V, V<sub>OUT1</sub> = 1.2 V, V<sub>OUT2</sub> = 3.3 V, V<sub>OUT3</sub> = 1.8 V, f<sub>SW</sub> = 600 kHz (unless otherwise noted) # **6.6 Typical Characteristics (continued)** $T_A = 25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 1.2$ V, $V_{OUT2} = 3.3$ V, $V_{OUT3} = 1.8$ V, $f_{SW} = 600$ kHz (unless otherwise noted) # **6.6 Typical Characteristics (continued)** $T_A = 25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 1.2$ V, $V_{OUT2} = 3.3$ V, $V_{OUT3} = 1.8$ V, $f_{SW} = 600$ kHz (unless otherwise noted) # **6.6 Typical Characteristics (continued)** $T_A = 25^{\circ}C$ , $V_{IN} = 12$ V, $V_{OUT1} = 1.2$ V, $V_{OUT2} = 3.3$ V, $V_{OUT3} = 1.8$ V, $f_{SW} = 600$ kHz (unless otherwise noted) Figure 6-19. Buck3 High-Side Current Limit vs Temperature Figure 6-20. VDIV Pin Threshold vs Temperature # 7 Detailed Description ## 7.1 Overview The TPS65261, TPS65261-1 is a monolithic triple synchronous step-down (buck) converter with 3A/2A/2A output currents. A wide 4.5V to 18V input supply voltage range encompasses the most intermediate bus voltages operating off 5V, 9V, 12V or 15V power bus. The feedback voltage reference for each buck is 0.6V. Each buck is independent with dedicated enable, soft-start and loop compensation pins. The TPS65261, TPS65261-1 implements a constant frequency, peak current mode control that simplifies external loop compensation. The wide switching frequency of 250kHz to 2MHz allows optimizing system efficiency, filtering size and bandwidth. The switching frequency can be adjusted with an external resistor connected between ROSC pin and ground. The switching clock of buck1 is 180° out-of-phase operation from the clocks of buck2 and buck3 channels to reduce input current ripple, input capacitor size and power supply induced noise. The TPS65261, TPS65261-1 has been designed for safe monotonic startup into pre-biased loads. The default start up is when VIN is typically 4.5V. The ENx pin also can be used to adjust the input voltage under voltage lockout (UVLO) with an external resistor divider. In addition, the ENx pin has an internal 3.6uA current source, so the EN pin can be floating to automatically power up the converters. The TPS65261, TPS65261-1 reduces the external component count by integrating a bootstrap circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BST and LX pin. A UVLO circuit monitors the bootstrap capacitor voltage VBST-VLX in each buck. When V<sub>BST-VLX</sub> voltage drops to the threshold, LX pin is pulled low to recharge the bootstrap capacitor. The TPS65261, TPS65261-1 can operate at 100% duty cycle as long as the bootstrap capacitor voltage is higher than the BOOT-LX UVLO threshold which is typically 2.1V. The TPS65261, TPS65261-1 features a PGOOD pin to supervise each output voltage of the buck converters. The TPS65261, TPS65261-1 has power good comparators with hysteresis, which monitor the output voltages through feedback voltages. When all bucks are in regulation range and power sequence is done, PGOOD is asserted to high. The SS (soft start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider is connected to the pin for soft start or voltage tracking. At light loading, TPS65261 will automatically operate in pulse skipping mode (PSM) to save power. The TPS65261, TPS65261-1 is protected from overload and over temperature fault conditions. The converter minimizes excessive output overvoltage transients by taking advantage of the power good comparator. When the output is overvoltage, the high-side MOSFET is turned off until the internal feedback voltage is lower than 105% of the 0.6V reference voltage. The TPS65261, TPS65261-1 implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protection to avoid inductor current runaway. If the overcurrent condition has lasted for more than the OC wait time (256 clock cycles), the converter will shut down and re-start after the hiccup time (8192 clock cycles). The TPS65261, TPS65261-1 shuts down if the junction temperature is higher than the thermal shutdown trip point. When the junction temperature drops 20°C typically below the thermal shutdown trip point, the TPS65261, TPS65261-1 will be restarted under control of the soft start circuit automatically. # 7.2 Functional Block Diagram # 7.3 Feature Description # 7.3.1 Adjusting the Output Voltage The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. It is recommended to use 1% tolerance or better resistors. Figure 7-1. Voltage Divider Circuit $$R_2 = R_1 \times \frac{0.6}{V_{out} - 0.6} \tag{1}$$ To improve efficiency at light loads, consider using larger value resistors. If the values are too high, the regulator is more sensitive to noise. The recommended resistor values are shown in Table 7-1. | OUTPUT VOLTAGE<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) | |-----------------------|------------|------------| | 1 | 10 | 15 | | 1.2 | 10 | 10 | | 1.5 | 15 | 10 | | 1.8 | 20 | 10 | | 2.5 | 31.6 | 10 | | 3.3 | 45.3 | 10 | | 3.3 | 22.6 | 4.99 | | 5 | 73.2 | 10 | | 5 | 36.5 | 4.99 | ## 7.3.2 Power Failure Detector The power failure detector monitors the voltage on VDIV, and sets open-drain output RESET low when VDIV is below 1.23V. There is deglitch on the rising edge, 534 frequency cycles. Figure 7-2 shows the power failure detector timing diagram. Figure 7-2. Power Failure Detector Timing Diagram The thresholds can be calculated using Equation 2 and Equation 3. Threshold\_r = Vref $$\left(1 + \frac{R1}{R2}\right) - I_p \times R1$$ (2) Threshold<sub>-f</sub> = Vref $$\left(1 + \frac{R1}{R2}\right) - \left(I_P + I_h\right) \times R1$$ (3) The divider resisters can be calculated using Equation 4 and Equation 5. $$R1 = \frac{Threshold_{-r} - Threshold_{-f}}{I_h}$$ (4) $$R2 = \frac{\text{Vref}}{\frac{\text{Threshold}_{-r} - \text{Vref}}{\text{Threshold}_{-r} - \text{Threshold}_{-f}} \times I_h + I_p}$$ (5) Where $I_h = 1\mu A$ , $I_p = 1\mu A$ . # 7.3.3 Enable and Adjusting Undervoltage Lockout The EN1/2/3 pin provides electrical on/off control of the device. After the EN1/2/3 pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low lg state. The EN pin has an internal pull-up current source, allowing the user to float the EN pin to enable the device. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 500mV. If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVINx in split rail applications, then the ENx pin can be configured as shown in Figure 7-3, Figure 7-4 and Figure 7-5. When using the external UVLO function, it is recommended to set the hysteresis to be greater than 500mV. The EN pin has a small pull-up current Ip which sets the default state of the pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function because it increases by Ih after the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 6 and Equation 7. $$R_{1} = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{P} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$ (6) $$R_{2} = \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLILNG} + R_{1} \left( I_{h} + I_{p} \right)}$$ (7) Where $I_h = 3\mu A$ , $I_P = 3.6uA$ , $V_{ENSRISING} = 1.2V$ , $V_{ENFALLING} = 1.15V$ . ### 7.3.4 Soft-Start Time The voltage on the respective SS pin controls the start-up of the buck output. When the voltage on the SS pin is less than the internal 0.6V reference, the TPS65261, TPS65261-1 regulates the internal feedback voltage to the voltage on the SS pin instead of 0.6V. The SS pin can be used to program an external soft-start function or to allow output of the buck to track another supply during start-up. The device has an internal pull-up current source of 5µA (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at the SS pin. The TPS65261, TPS65261-1 regulates the internal feedback voltage to the voltage on the SS pin, allowing VOUT to rise smoothly from 0V to its regulated voltage without inrush current. The soft-start time can be calculated approximately by Equation 8. $$Tss(ms) = \frac{Css(nF) \times Vref(V)}{Iss(\mu A)}$$ (8) Many of the common power supply sequencing methods can be implemented using the SSx and ENx pins. Figure 7-6 shows the method implementing ratio-metric sequencing by connecting the SSx pins of three buck channels together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pull-up current source must be tripled in Equation 8. Figure 7-6. Ratio Metric Power Up Using SSx Pins Simultaneous power supply sequencing can be implemented by connecting capacitor to SSx pin, shown in Figure 7-7. The capacitors can be calculated using Equation 8 and Equation 9. Figure 7-7. Simultaneous Startup Sequence Using SSx Pins ### 7.3.5 Power Up Sequencing TPS65261, TPS65261-1 features a comprehensive sequencing circuit for the 3 bucks. If the MODE pin ties high to V7V, three buck start up and shutdown is in sequence according to different buck enable pin setup. If the MODE pin ties low to ground, three buck on/off is separately controlled by three enable pins. ### 7.3.5.1 External Power Sequencing The TPS65261, TPS65261-1 has a dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing with the addition of an external capacitor. Disabling the converter with an active pull-down transistor on the ENs pin allows for a predictable power-down timing operation. Figure 7-8 shows the timing diagram of a typical buck power-up sequence by connecting a capacitor at ENx pin. Figure 7-8. Startup Power Sequence ## 7.3.5.2 Automatic Power Sequencing The TPS65261, TPS65261-1 starts with a pre-defined power-up and power-down sequence when the MODE pin ties high to V7V. As shown in Table 7-2, the sequence is dictated by the different combinations of EN1 and EN2 status. EN3 is used to start/stop the converters. Buck2 and buck3 are identical converters and can be swapped in the system operation to allow for additional sequencing stages. Figure 7-9 shows the power sequencing when EN1 and EN2 are pulled up high. Table 7-2. Power Sequencing | | MODE | EN1 | EN2 | EN3 | Start Sequencing | Shutdown Sequencing | | |----------------------------------|------|-----------------------------|-----------------------------|--------------------------------------|-------------------|---------------------|--| | | High | High | High | | Buck1→Buck2→Buck3 | Buck3→Buck2→Buck1 | | | Automatic Power | High | Low | High | Used to start/stop bucks in sequence | Buck2→Buck1→Buck3 | Buck3→Buck1→Buck2 | | | Sequencing | High | High | Low | | Buck2→Buck3→Buck1 | Buck1→Buck3→Buck2 | | | | High | Low | Low | Reserved | Reserved | Reserved | | | Externally controlled sequencing | Low | Used to start/stop<br>buck1 | Used to start/stop<br>buck2 | Used to start/stop<br>buck3 | x | x | | Figure 7-9. Automatic Power Sequencing ### 7.3.6 V7V Low Dropout Regulator and Bootstrap Power for the high-side and low-side MOSFET drivers and most other internal circuitry is derived from the V7V pin. The internal built-in low dropout linear regulator (LDO) supplies 6.3V (typical) from VIN to V7V. A $10\mu F$ ceramic capacitor must be connected from V7V pin to power ground. If the input voltage, VIN, decreases to UVLO threshold voltage, the UVLO comparator detects the V7V pin voltage and forces the converter off. Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in Figure 7-10, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of a low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. The recommended value of this ceramic capacitor is 47nF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10V or higher is recommended because of the stable characteristics over temperature and voltage. Each low-side MOSFET driver is powered from the V7V pin directly. To improve drop out, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. Figure 7-10. V7V Linear Dropout Regulator and Bootstrap Voltage Diagram ### 7.3.7 Out-of-Phase Operation To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system, having less input current ripple, to reduce the input capacitors' size, cost and EMI. ## 7.3.8 Output Overvoltage Protection (OVP) The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle. ## 7.3.9 Slope Compensation To prevent the sub-harmonic oscillations when the device operates at duty cycles greater than 50%, the device adds built-in slope compensation, which is a compensating ramp to the switch current signal. #### 7.3.10 Overcurrent Protection The device is protected from overcurrent conditions with cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. ### 7.3.10.1 High-side MOSFET Overcurrent Protection The device implements current mode control which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle-by-cycle basis. During each cycle, the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off. #### 7.3.10.2 Low-side MOSFET Overcurrent Protection While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation, the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET can also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 256 switching cycles shown in Figure 7-11, the device will shut down itself and restart after the hiccup time of 8192 cycles. The hiccup mode helps reduce the device power dissipation under severe overcurrent condition. Figure 7-11. Overcurrent Protection ### 7.3.11 Power Good The PGOOD pin is an open drain output. After feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference, the PGOOD pin pull-down is de-asserted and the pin floats. It is recommended to use a pull-up resistor between the values of $10k\Omega$ and $100k\Omega$ to a voltage source that is 5.5V or less. The PGOOD is in a defined state after the VIN input voltage is greater than 1V, but with reduced current sinking capability. The PGOOD achieves full current sinking capability after the VIN input voltage is above UVLO threshold, which is 4.25V. The PGOOD pin is pulled low when any feedback voltage of a buck is lower than 92.5% (falling) or greater than 107.5% (rising) of the nominal internal reference voltage. Also, the PGOOD is pulled low if the input voltage is undervoltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in a soft-start period. ## 7.3.12 Adjustable Switching Frequency The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 250KHz to 2MHz. To determine the ROSC resistance for a given switching frequency, use Equation 10 or the curve in Figure 7-12. To reduce the solution size, set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on time must be considered. Figure 7-12. ROSC versus Switching Frequency #### 7.3.13 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power up sequence when the junction temperature drops below 140°C typically. #### 7.4 Device Functional Modes # 7.4.1 Pulse Skipping MODE (PSM) The TPS65261 can enter high efficiency pulse skipping mode (PSM) operation at light load current. When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 230mA current typically. Because the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with applications and external output filters. In PSM, the sensed peak inductor current is clamped at 230mA. When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches zero, preventing it from reversing and going negative. Due to the delay in the circuit and current comparator tdly (typical 50ns at $V_{IN}$ = 12V), the real peak inductor current threshold to turn off high-side power MOSFET, can shift higher depending on inductor inductance and input/output voltages. The threshold of peak inductor current to turn off high-side power MOSFET can be calculated by Equation 11. $$IL_{PEAK} = 230 \text{ mA} + \frac{Vin - Vout}{L} \times tdly$$ (11) After the charge accumulated on the Vout capacitor is more than loading need, COMP pin voltage drops to low voltage driven by the error amplifier. There is an internal comparator at the COMP pin. If COMP voltage is lower than 0.35V, the power stage stops switching to save power. Figure 7-13. PSM Current Comparator # 8 Application and Implementation ### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The devices are triple synchronous step down dc/dc converters. They are typically used to convert a higher dc voltage to lower dc voltages with continuous available output current of 3A/2A/2A. The following design procedure can be used to select component values for the TPS65261 and TPS65261-1. This section presents a simplified discussion of the design process. # 8.2 Typical Application Figure 8-1. Typical Application Schematic ## 8.2.1 Design Requirements This example details the design of triple synchronous step-down converter. A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters: **Table 8-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | | |---------------------------------|----------------------------|--|--|--| | Vout1 | 1.2 V | | | | | lout1 | 3 A | | | | | Vout2 | 3.3 V | | | | | lout2 | 2 A | | | | | Vout3 | 1.8 V | | | | | lout3 | 2 A | | | | | Transient Response 1A Load Step | ±5% | | | | | Input Voltage | 12 V normal, 4.5 V to 18 V | | | | | Output Voltage Ripple | ±1% | | | | | Switching Frequency | 600 kHz | | | | ## 8.2.2 Detailed Design Procedure ### 8.2.2.1 Output Inductor Selection To calculate the value of the output inductor, use Equation 12. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications. $$L = \frac{V_{\text{in max}} - V_{\text{out}}}{I_{\text{o}} \times LIR} \times \frac{V_{\text{out}}}{V_{\text{in max}} \times f_{\text{sw}}}$$ (12) For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 14 and Equation 15. $$I_{ripple} = \frac{V_{inmax} - V_{out}}{L} \times \frac{V_{out}}{V_{inmax} \times f_{sw}}$$ (13) $$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{\left(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times f_{sw}}\right)^{2}}{12}}$$ (14) $$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$ (15) The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. ### 8.2.2.2 Output Capacitor Selection There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the most stringent of these three criteria. The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation can occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of drop in the output voltage. Equation 16 shows the minimum output capacitance necessary to accomplish this. $$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$ (16) Where $\Delta I_{out}$ is the change in output current, $f_{sw}$ is the regulators switching frequency and $\Delta V_{out}$ is the allowable change in the output voltage. Equation 17 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where $f_{sw}$ is the switching frequency, $V_{oripple}$ is the maximum allowable output voltage ripple, and $I_{oripple}$ is the inductor ripple current. $$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$ (17) Equation 18 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. $$R_{esr} < \frac{V_{oripple}}{I_{oripple}}$$ (18) Additional capacitance de-ratings for aging, temperature and DC bias must be factored in, which increases this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Equation 19 can be used to calculate the RMS ripple current the output capacitor needs to support. $$I_{corms} = \frac{V_{out} \times (V_{inmax} - V_{out})}{\sqrt{12} \times V_{inmax} \times L \times f_{sw}}$$ (19) ## 8.2.2.3 Input Capacitor Selection The TPS65261, TPS65261-1 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10 $\mu$ F of effective capacitance on the PVIN input voltage pins. In some applications, additional bulk capacitance can also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of The TPS65261, TPS65261-1. The input ripple current can be calculated using Equation 20. $$I_{inrms} = I_{out} \times \sqrt{\frac{V_{out}}{V_{inmin}} \times \frac{\left(V_{inmin} - V_{out}\right)}{V_{inmin}}}$$ (20) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 21. $$\Delta V_{\text{in}} = \frac{I_{\text{outmax}} \times 0.25}{C_{\text{in}} \times f_{\text{sw}}}$$ (21) ## 8.2.2.4 Loop Compensation The TPS65261, TPS65261-1 incorporates a peak current mode control scheme. The error amplifier is a transconductance amplifier with a gain of 300 $\mu$ S. A typical type II compensation circuit adequately delivers a phase margin between 60° and 90°. C<sub>b</sub> adds a high frequency pole to attenuate high frequency noise when needed. To calculate the external compensation components, follow these steps. - Select switching frequency f<sub>sw</sub> that is appropriate for application depending on L and C sizes, output ripple, and EMI. Switching frequency between 500kHz to 1MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired. - 2. Set up cross over frequency, fc, which is typically between 1/5 and 1/20 of f<sub>sw</sub>. - 3. R<sub>C</sub> can be determined by $$R_{C} = \frac{2\pi \times fc \times Vo \times Co}{G_{m-EA} \times Vref \times G_{m-PS}}$$ (22) Where $G_{m\_EA}$ is the error amplifier gain (300µS), $G_{m\_PS}$ is the power stage voltage to current conversion gain (7.4A/V). 4. Calculate $C_C$ by placing a compensation zero at or before the dominant pole $\left(fp = \frac{1}{C_o \times R_L \times 2\pi}\right)$ . $$C_{C} = \frac{R_{L} \times Co}{R_{C}}$$ (23) 5. Optional C<sub>b</sub> can be used to cancel the zero from the ESR associated with C<sub>O</sub>. $$C_{b} = \frac{R_{ESR} \times Co}{R_{C}} \tag{24}$$ Figure 8-2. DC/DC Loop Compensation ## 8.2.3 Application Curves Figure 8-10. BUCK1, Steady State Operation with **Full Load** Figure 8-11. BUCK2, PSM Mode, Steady State **Operation at Light Load** Figure 8-12. BUCK2, Steady State Operation with **Full Load** Figure 8-13. BUCK3, PSM Mode, Steady State **Operation with Light Load** Figure 8-14. BUCK3, Steady State Operation with **Full Load** ## 8.3 Power Supply Recommendations The devices are designed to operate from an input voltage supply range between 4.5 V and 18 V. This input power supply must be well regulated. If the input supply is located more than a few inches from the TPS65261 or TPS65261-1 converter additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47~\mu F$ is a typical choice. ### 8.4 Layout #### 8.4.1 Layout Guidelines The TPS65261, TPS65261-1 can be laid out on 2-layer PCB, illustrated in Figure 8-37. Layout is a critical portion of good power supply design. See Figure 8-37 for a PCB layout example. The top contains the main power traces for PVIN, VOUT, and LX. Also on the top layer are connections for the remaining pins of the TPS65261, TPS65261-1 and a large top side area filled with ground. The top layer ground area must be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65261, TPS65261-1 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground. For operation at full rated load, the top side ground area together with the bottom side ground plane must provide adequate heat dissipating area. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the PVIN pin must be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care must be taken to minimize the loop area formed by the bypass capacitor connections, the PVIN pins and the ground connections. The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric. Because the LX connection is the switching node, the output inductor must be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground must use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components must be grounded to the analog ground path. The FB and COMP pins are sensitive to noise so the resistors and capacitors must be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. # 8.4.2 Layout Example O VIA to Ground Plane Figure 8-37. PCB Layout # 9 Device and Documentation Support # 9.1 Documentation Support #### 9.1.1 Related Parts | PART NUMBER | DESCRIPTION | COMMENTS | |----------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS65262 | 4.5 V to 18 V, triple buck with dual adjustable LDOs | Triple buck 3-A/1-A/1-A output current, dual LDOs 100-mA/200-mA output current, automatic power sequencing | | TPS65263 | 4.5 V to 18 V, triple buck with I2C interface | Triple buck 3-A/2-A/2-A output current, I2C controlled dynamic voltage scaling (DVS) | | TPS65651-1/2/3 | 4.5 V to 18 V, triple buck with different PGOOD deglitch time | Triple buck 3-A/2-A/2-A output current, support 1s, 32-ms, 256-ms PGOOD deglitch time, adjustable current limit setting by external resistor | | TPS65287 | 4.5 V to 18 V, triple buck with power switch and push button control | Triple buck 3-A/2-A/2-A output current, up to 2.1-A USB power with overcurrent setting by external resistor, push button control for intelligent system power-on/power-off operation | | TPS65288 | 4.5 V to 18 V, triple buck with dual power switches | Triple buck 3-A/2-A/2-A output current, 2 USB power switches current limiting at typical 1.2 A (0.8/1.0/1.4/1.6/1.8/2.0/2.2A available with manufacture trim options) | # 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 24-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65261-1RHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65261-1 | Samples | | TPS65261-1RHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65261-1 | Samples | | TPS65261RHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65261 | Samples | | TPS65261RHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65261 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Apr-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Aug-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65261-1RHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS65261-1RHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS65261RHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS65261RHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 4-Aug-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65261-1RHBR | VQFN | RHB | 32 | 3000 | 346.0 | 346.0 | 33.0 | | TPS65261-1RHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | | TPS65261RHBR | VQFN | RHB | 32 | 3000 | 346.0 | 346.0 | 33.0 | | TPS65261RHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated