# High-Accuracy, Low-Power Temperature Sensor with SMBus and I<sup>2</sup>C Interface Datasheet (EN) 1.9 ### **Product Overview** The NST112 is a 1.71V to 3.6V micropower digital temperature sensor. The on-chip 12-bit analog-to-digital converter (ADC) provides resolution down to 0.0625°C. The device is specified at the full temperature range of 40°C to 125°C. The NST112 communicates through a flexible 2-wire digital interface which is compatible with SMBus and I<sup>2</sup>C and supports 4 configurable device addresses. The device offers a typical accuracy of 0.5°C, it is highly linear and does not require complex calculations or lookup tables to derive temperature. NST112 has a small package (SOT563), making it suitable for on-board and off-line applications in the industrial and consumer markets. ### **Key Features** - High Accuracy over –40°C to 125°C Wide Temperature Range: - -20 °C ~ 85 °C: $\pm 0.5$ °C (Typical) - -40 °C ~ 125 °C: $\pm$ 1°C (Maximum) - Low Supply Sensitivity: 66m°C/V - Proportional to Temperature with 0.0625°C Resolution - Power up Defaults Permit Stand-Alone Operation as Thermostat - Supports up to 4 Device Addresses - Supply Operation Range from 1.71V to 3.6V - Operating Current: - 6.5µA (Typical, 4Hz conversion cycle) - 2.9µA (Typical, 1Hz conversion cycle) - Shutdown Current: 0.5µA (Typical) - Digital Interface: SMBus, I<sup>2</sup>C - Package: SOT563 (6) # **Applications** - General System Thermal Management - Computer Peripheral Thermal Protection - Notebook Computers - Industrial Internet of Things (IoT) - · Communications Infrastructure - Power-system Monitors - Thermal Protection - Environmental Monitoring and HVAC ### **Device Information** | Part Number | Package | Body Size | |-------------|------------|---------------| | NST112-DSTR | SOT563 (6) | 1.6mm × 1.2mm | # **Typical Application** Figure 1 The Typical Application of NST112 # **INDEX** | 1 PIN CONFIGURATION AND FUNCTIONS | 3 | |---------------------------------------------|----| | 2 SPECIFICATIONS | 3 | | 2.1 ABSOLUTE MAXIMUM RATINGS | 3 | | 2.2 ELECTRICAL CHARACTERISTICS | | | 2.3 I <sup>2</sup> C TIMING CHARACTERISTICS | | | 2.4 TYPICAL CHARACTERISTICS | 6 | | 3 FUNCTION DESCRIPTION | 7 | | 3.1 OVERVIEW | 7 | | 3.2 FUNCTIONAL BLOCK DIAGRAM | 7 | | 3.3 DEVICE FUNCTIONS | | | 3.3.1 CONTINUOUS-CONVERSION MODE | | | 3.3.2 EXTENDED MODE (EM) | | | 3.3.3 SHUTDOWN MODE (SD) | | | 3.3.4 ONE-SHOT (OS) | | | 3.3.6 TEMPERATURE ALERT | | | 3.3.6.1 POLARITY | | | 3.3.6.2 THERMOSTAT MODE (TM) | | | 3.3.6.3 FAULT QUEUE. | | | 3.4 SERIAL BUS | | | 3.4.1 BUS OVERVIEW | | | 3.4.2 BUS ADDRESS | | | 3.4.3.1 WRITING AND READING OPERATION | 10 | | 3.4.3.2 SMBUS ALERT FUNCTION | | | 3.4.3.3 GENERAL CALL. | | | 3.4.3.4 HIGH-SPEED MODE. | | | 3.4.3.5 TIME-OUT FUNCTION | | | 4 ON-CHIP REGISTERS | | | | | | 4.1 POINTER REGISTER | | | 4.2 TEMPERATURE REGISTER | | | 4.4 HIGH AND LOW LIMIT REGISTERS | 14 | | | | | 5 APPLICATION | | | 5.1 TYPICAL APPLICATION | 17 | | 6 PACKAGE INFORMATION | 18 | | 6.1 PACKAGE | | | 6.2 TAPE AND REEL INFORMATION | | | 7 ORDER INFORMATION | 20 | | 8 REVISION HISTORY | 21 | # **1 Pin Configuration and Functions** Figure 1.1 NST112 Pin Configuration Table 1.1 NST112 Pin Function Description | Pin | out | Туре | Description | |-----|-------|-------|------------------------------------------------------------------------| | No. | Name | | | | 1 | SCL | I | Serial clock. Open-drain output, requires a pullup resistor. | | 2 | GND | GND | Ground | | 3 | ALERT | 0 | Over temperature alert. Open-drain output, requires a pullup resistor. | | 4 | ADD0 | I | Address Select. Connect to VDD, GND, SDA or SCL | | 5 | VDD | Power | Supply voltage, 1.71 V to 3.6 V | | 6 | SDA | I/O | Serial data. Open-drain output, requires a pullup resistor. | # 2 Specifications # 2.1 Absolute Maximum Ratings | Parameters | Symbol | Min | Тур | Max | Unit | Comments | |---------------------------------|-------------------------|------|-----|-----|------|----------| | SupplyVoltage Pin (VDD) | VDD | -0.3 | | 4 | V | | | Voltage at ADD0 Pins | ADD0 | -0.3 | | 4 | V | | | Voltage at OS, SCL and SDA Pins | ALERT, SCL, SDA | -0.3 | | 4 | V | | | Storage Temperature | | -60 | | 155 | °C | | | Operation Temperature | TB <sub>operation</sub> | -55 | | 125 | °C | | | Maximum Junction Temperature | | | | 155 | °C | | | FCD Cuscontibility | HBM | ±7 | | | KV | | | ESD Susceptibility | CDM | ±2 | | | KV | | # 2.2 Electrical Characteristics at $T_A$ = +25°C and VDD = +1.71V to +3.6V, $R_{pu}$ = 5.1kohm, unless otherwise noted. | Parameters Supply | Symbol | Min | Тур | Max | Unit | Comments | |----------------------------------|-------------------------------|---------|--------|---------|-------|---------------------------------------------------------------------| | Supply Voltage Range | VDD | 1.71 | | 3.6 | V | | | SupplySensitivity | | | 0.066 | | °C /V | | | | | | 6.5 | | μΑ | Serial Bus Inactive | | Average Quiescent Current | I <sub>Q</sub> <sup>(1)</sup> | | 14 | | μΑ | Serial Bus Active, SCL<br>Frequency= 400kHz | | | | | 62 | | μΑ | Serial Bus Active, SCL<br>Frequency= 2.8MHz | | | | | 0.5 | | μΑ | Serial Bus Inactive | | Shutdown Current | I <sub>SD</sub> | | 8 | | μΑ | Serial Bus Active, SCL<br>Frequency= 400kHz | | | | | 56 | | μΑ | Serial Bus Active, SCL<br>Frequency= 2.8MHz | | Temperature Range and Resolution | on | | | | | | | Temperature Range | | -40 | | 125 | °C | | | Resolution | | | 0.0625 | | °C | | | | | | ±0.5 | | °C | from -20°c to 85°c | | Accuracy | | | | ±1.0 | °C | from -40°c to 125°c | | Conversion Time | $T_{\text{CONV}}$ | | 20 | 24 | ms | | | ALERT Output Saturation Voltage | | | | 0.5 | V | I <sub>OUT</sub> = 4mA | | TimeoutTime | $T_{TIMEOUT}$ | | 30 | | ms | | | Digital DC Characteristic | | | | | | | | High-level Input Voltage | V <sub>H</sub> | VDD*0.7 | | VDD+0.3 | V | | | Low-level Input Voltage | VL | -0.3 | | VDD*0.3 | V | | | High-level Input Current | | | | 1 | μΑ | | | Low-level Input Current | | | | -1 | μΑ | | | Digital Inputs Capacitance | C <sub>IN</sub> | | 5 | | pF | | | Output Leakage Current | Іон | | | 1 | μΑ | V <sub>OH</sub> = 5V | | Low-level Output Voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 3mA | | Thermal response | | | | | | | | Thermal Response Time | | | 0.24 | | S | Stirred Oil Thermal Setting<br>to 63% of Final Value<br>(SOT563(6)) | | Drift | | | | | | | | Drift (2) | | | TBD | | °C | | <sup>(1)</sup> at 4-Hz conversion cycle. <sup>(2)</sup> Drift data is based on a 1000-hour stress test at +125°C with VDD = 3.6V. # 2.3 I<sup>2</sup>C Timing characteristics | Parameters | Symbol | FAST M | ODE | HIGH-S<br>MO | | Unit | Comments | |-------------------------------------------------------------------------------------------|--------------------|--------|------|--------------|-----|------|----------------| | | | Min | Max | Min | Max | | | | SCL operating frequency | f <sub>SCL</sub> | 0.001 | 0.4 | 0.001 | 2.8 | MHz | | | Bus-free time between STOP and START conditions | t <sub>BUF</sub> | 1300 | | 160 | | ns | | | Hold time after repeated START condition. after this period, the first clock is generated | t <sub>HDSTA</sub> | 600 | | 160 | | ns | | | Repeated START condition setup time | t <sub>susta</sub> | 600 | | 160 | | ns | | | STOP condition setup time | tsusto | 600 | | 160 | | ns | | | Data hold time | $T_{HDDAT}$ | 100 | 900 | 25 | 105 | ns | | | Data setup time | T <sub>SUDAT</sub> | 100 | | 25 | | ns | | | SCL clock low period | T <sub>LOW</sub> | 1300 | | 210 | | ns | | | SCL clock high period | T <sub>HIGH</sub> | 600 | | 60 | | ns | | | Data fall time | t <sub>FD</sub> | | 300 | | 80 | ns | | | Data rise time | + | | 300 | | | ns | | | Data rise time | $t_{RD}$ | | 1000 | | | ns | SCLK ≤ 100 kHz | | Clock fall time | t <sub>FC</sub> | | 300 | | 40 | ns | | | Clock rise time | t <sub>RC</sub> | | 300 | | 40 | ns | | Figure 2.1 I<sup>2</sup>C Timing Diagram ### 2.4 Typical Characteristics at $T_A$ = +25°C and VDD = 3.3 V, Rpu = 5.1kohm, unless otherwise noted. Figure 2.2 Temperature Error vs Temperature (@SOT563) Figure 2.3 Temperature Error vs Temperature (@SOT563) Figure 2.4 Thermal response in stilling Oil (@SOT563) Figure 2.5 Thermal response in stilling Air (@SOT563) # **3 Function Description** #### 3.1 Overview The NST112 is an industry-standard digital temperature sensor with an integrated 12-bit, delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converter (ADC) and two-wire interface. The device operates with a supply voltage from 1.71V to 3.6V, and offers typical accuracy of $\pm 0.5^{\circ}$ C from -20°C to 85°C and maximum accuracy of $\pm 1^{\circ}$ C in the full temperature range -40°C to 125°C. NST112 also incorporates a digital comparator that compares a series of readings (the number of which can be selected by the user) with user-programmable setpoint. The comparator triggers the ALERT pin state, which is programmable for mode and polarity, and allowing the user to define the number of consecutive error conditions that must occur before ALERT is activated. The NST112 communicates with the master device through a two-wire interface (SMBus and I²C), and the fast mode of communication can reach 400kHz, the high speed can reach 2.8MHz. The NST112 has one address pin, allowing up to 4 devices to operate on the same 2-wire bus. In addition, the SDA and SCL lines of NST112 integrate low-pass filter, which improve communication reliability in noise environment. The NST112 also has a bus fault timeout function, if the SDA or SCL line remains low for longer than timeout (see the <u>Electrical Characteristics</u> of Specifications), it will reset to the idle state (SDA and SCL are set to high impedance) and wait for new startup conditions, it should be noted that the timeout function does not work in the shutdown mode. ### 3.2 Functional Block Diagram The NST112 Functional Block Diagram as shown in Figure 3.1. Figure 3.1 NST112 Functional Block Diagram #### 3.3 Device Functions #### 3.3.1 Continuous-Conversion Mode The default mode of the NST112 after power-up is continuous conversion mode. In continuous conversion mode, the ADC performs temperature conversions continuously and saves the result of each conversion to the temperature register, overwriting the result of the previous conversion. The NST112 device provides four conversion rates, which are controlled by CRT and CR0 in the configuration register, the default conversion rate is 4Hz. The conversion rates corresponding to the configuration of CR1 and CR0, please refer to Configuration Register. As soon as the NST112 is powered up or a general call reset is completed, a temperature transition is immediately performed. As shown in <u>Figure 3.2</u>, the time for each temperature transition is 20ms (typical), the current during temperature conversion is 29uA (+27°C typical), and the current of delay during two conversions is 2.2uA (+27°C typical). (1) Delay is set by CR1 and CR0. Figure 3.2 Conversion Start #### 3.3.2 Extended Mode (EM) The NST112 has two data format modes, normal mode (EM=0) and extended mode (EM=1), which can be configured through the <u>Configuration Register</u>. In normal mode, temperature data and HIGH and LOW limit data are in 12-bit data format, the extended mode can support temperature data higher than 128°C and is configured to 13-bit data format through configuration registers. #### 3.3.3 Shutdown Mode (SD) For power-sensitive applications, The NST112 device offers a low-power shutdown mode, which reducing current consumption to typically less than 0.5 µA. Shutdown mode is enabled when write 1 to SD bit of the configuration register. In shutdown mode a One-shot command can be sent to perform a temperature transition, and the device shuts down automatically when the temperature transition is complete. When SD write to 0, the device maintains a continuous conversion state. For the NST112, the time-out feature is turned off in Shutdown Mode. #### 3.3.4 One-shot (OS) The NST112 supports a one-shot temperature measurement mode when continuous temperature monitoring is not required. First set the chip into shutdown mode, write 1 to the OS bit to wake up the chip once and perform a temperature conversion. When temperature conversion is in progress, OS bit is 0. After the single conversion is complete, the device returns to the Shutdown state. At the end of the conversion, the OS bit reads 1. Using one shot mode can achieve faster conversion frequency, temperature conversion takes 20ms typically, however, reading the temperature value needs less than $20\mu s$ , Therefore, using the one-shot mode can achieve 30 times faster than the fastest temperature conversion rate in the continuous mode. #### 3.3.5 Converter Resolution The converter resolution bits control the resolution of the internal ADC. This control allows the user to maximize efficiency by programming for higher resolution or faster conversion time. The resolution bits and the relationship between resolution and conversion time, please refer to <a href="Configuration Register">Configuration Register</a>. #### 3.3.6 Temperature Alert The AL bit is a read-only function bit that allows user to get the state of ALERT pin in comparator mode by reading the AL. When POL is 0, AL is "1" until the measured temperature is equal to or exceeds the $T_{HIGH}$ temperature of fault queues set, and AL is "0" until the measured temperature is falls below the $T_{LOW}$ temperature of fault queues set, and it again reads as "1". The state of AL is not affected by the TM bit state. #### 3.3.6.1 Polarity The polarity bit allows the user to control the output polarity of the NST112 Alert. When POL bit is 0, alert signal is active low, when POL bit is 1, Alert signal is active high, while the state of Alert is inverted. And the operation of ALERT pin in different modes is shown in Figure 3.3. Figure 3.3 Output Transfer Function Diagram #### 3.3.6.2 Thermostat Mode (TM) The thermostat mode bit can be configured to make the NST112 work in comparator mode (TM = 0) or interrupt mode (TM = 1). For more information on comparator and interrupt modes, see the <u>High and Low Limit Registers</u> section. **Comparator Mode (TM = 0):** In comparator mode, when the test temperature is equal to or higher than the $T_{HIGH}$ register value, the Alert pin is activated until the measured temperature is below the $T_{LOW}$ register value. **Interrupt Mode (TM = 1):** In interrupt mode, the Alert pin is activated when the test temperature value is above T<sub>HIGH</sub> or below T<sub>LOW</sub>, and the Alert state is cleared when the master reads the temperature register. #### 3.3.6.3 Fault Queue A fault condition is generated when the temperature measurement value exceeds the $T_{HIGH}$ and $T_{LOW}$ register values, and the number of fault conditions activated by the trigger alert can be programmed by the fault queue. False triggering of alerts due to temperature noise can be avoided by using a fault queue. The number of measured faults that can be programmed to trigger a device alert condition, please refer to Configuration Register. #### 3.4 Serial Bus #### 3.4.1 Bus Overview NST112 is compatible with SMBus and I<sup>2</sup>C interfaces and transmits information to the master. NST112 has four slave addresses, which can support the simultaneous use of four NST112 devices on the bus, data on the I<sup>2</sup>C-bus can be transferred at rates of up to 100 kbit/s in the Standard-mode, up to 400 kbit/s in the Fast-mode, or up to 2.8 Mbit/s in the High-speed mode. All data bytes are transferred MSB-firstly. #### 3.4.2 Bus Address For communication between the master and the slave, a byte address needs to be sent first, including 7bit slave address bits and 1bit read and write direction bits. NST112-DSTR has an ADDR pin, and four different addresses can be obtained through different connections of this pin. Table 3.1 describes the pin logic levels used to properly connect up to four devices. | DEVICE TWO-WIRE ADDRESS | AO PIN CONNECTION | |-------------------------|-------------------| | 1001000 | Ground | | 1001001 | VDD | | 1001010 | SDA | | 1001011 | SCL | Table 3.1 Address Pins and Slave Addresses for the NST112 #### 3.4.3 Bus Function #### 3.4.3.1 Writing and Reading Operation Writing operation is triggered by sending the slave address in write mode (R/W=0), then the master sends pointer register, and send the data byte afterwards. The transaction is ended by a STOP condition. During writing operation, NST112 is used as the slave receiver. The master transfers the slave address byte firstly, including 7 address bits and 1bit write direction bits, NST112 acknowledges after receiving the valid address. the second byte transmitted by master is the pointer register address, then NST112 acknowledges, and the next byte of data is written to the pointer register. The master can terminate communication by generating a STOP condition. The details of this sequence are shown in Figure 3.5. To be able to read registers, firstly the register address must be sent in write mode (R/W=0), then either a stop or a repeated start condition must be generated. When the slave is addressed as read mode (R/W=1), then the slave sends out 1 byte data. After reading the data the master needs to generate the NACK and stop condition to end the transaction. The details of this sequence are shown in Figure 3.6. If repeated reads from the same register are required, it is not necessary to send the pointer register byte repeatedly because the NST112 remembers the pointer register value until it is changed by the next write operation. #### 3.4.3.2 SMBus Alert Function When the NST112 is operating in interrupt mode (TM=1), the NST112 supports the SMBus Alert function, the ALERT pin of the NST112 can be connected as a SMBus Alert signal. When the master monitors that the alert is active, the master can send the SMBus alert command (00011001) on the bus, the device responds to the SMBus Alert command by returning its slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates whether a temperature above $T_{\text{HIGH}}$ or below $T_{\text{LOW}}$ has caused an ALERT condition: this bit is high if the temperature is greater than or equal to $T_{\text{HIGH}}$ . the bit is low if the temperature is less than $T_{\text{LOW}}$ . The details of this sequence are shown in Figure 3.7. If multiple slaves respond to the SMBus alert command issued by the master, the SMBus alert arbiter will arbitrate to determine which slave to clear the alert status. The one with the lowest slave address wins the arbitration. If the NST112 wins arbitration, the alert pin of NST112 activation status is cleared at the end of the SMBus alert command; if the NST112 loses arbitration, the alert activation status is not cleared. #### 3.4.3.3 General Call The NST112 provides the general call function. when the general call address (0 000 000) sent by host is received and the R/W bit is 0, the device replies to the command. If the second byte is 00000110, the NST112 latches the state of its address pins and resets its internal registers to the value at power-up. #### 3.4.3.4 High-Speed Mode The NST112 supports bus operation above 400 kHz, requiring that the master device must switch the bus to high-speed mode operation by issuing a high-speed mode master code (00001XXX) in the first byte after the START condition. The NST112 does not acknowledge this byte, the NST112 switches the input filter of SCL, SDA and output filter of SDA to high-speed mode, allowing data transfer up to 2.8MHz. After issuing the master code for high-speed mode, the master will transmit a two-wire slave address to initiate the data transfer operation. The bus will continue to operate in high-speed mode until a stop signal appears on the bus. Once the stop signal is received, the SCL, SDA input filter and SDA output filter of the NST112 switch to the fast mode. #### 3.4.3.5 Time-out Function The NST112 resets the I<sup>2</sup>C interface when the SCL or SDA is continuously pulled low for 30ms (typical) between the START and STOP signals, the NST112 release the SDA and SCL line and waits for the master to initiate a START condition. To avoid activating the timeout function, the SCL operating frequency must be maintained at a rate of at least 1kHz. #### 3.4.3.6 I<sup>2</sup>C Timing The NST112 of temperature sensor is compatible with SMBus and I<sup>2</sup>C. Figure 3.4 to Figure 3.7 describe the various operations of Bus on the NST112. The following list provides bus definitions. Parameters for Figure 3.4 are defined in the *Timing Requirements*. Bus definitions are: Figure 3.4 Two-Wire Timing Diagram Bus Idle: Both SDA and SCL lines remain high. **Start Data Transfer:** A high-to-low transition of SDA with SCL high is a START condition which must precede any other command. **Stop Data Transfer:** Alow-to-high transition of SDA with SCL high is a STOP condition. The termination of each data transfer can be done with a RESTART or STOP. **Data Transfer:** The amount of data bytes transferred between START and STOP is controlled by the master and is unlimited. The receiver acknowledges the transfer of data. **Acknowledge:** All addresses and data words are serially transmitted to and from the device in 8-bit words. The device sends a zero to acknowledge that it has received each word when the address is matched. This happens during the ninth clock cycle. The data transfer can be terminated by the host generating a not-acknowledge during the host receiving data. (1) Slave address 1001000 is shown. Figure 3.5 Two-Wire Timing Diagram for the NST112 Write Word Format - (1) Slave address 1001000 is shown. - (2) Master should leave SDA high to terminate a single-byte read operation. - (3) Master should leave SDA high to terminate a two-byte read operation. Figure 3.6 Two-Wire Timing Diagram for Read Word Format Figure 3.7 Timing Diagram for SMBus ALERT # 4 On-Chip Registers ### 4.1 Pointer Register The 8-bit Pointer Register is used to address a given data register, and the two LSBs of the Pointer Register determine which data register responds to a read or write operation by the master, Figure 4.1 shows the internal register structure of the NST112. Table 4.1 identifies the bits of the Pointer Register byte. Table 4.2 describes the Pointer Address of the Registers available in the NST112, P2 through P7 must always be 0 during the write command. The default value of Pointer Register P1/P0 after power on is "00", that is, the default state of the NST112 Pointer Register is the Temperature Register. Figure 4.1 Internal Register Structure of the NST112 Table 4.1 Pointer Register Byte | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | |----|----|----|----|----|----|------|-----------| | 0 | 0 | 0 | 0 | 0 | 0 | Regi | ster bits | Table 4.2 Pointer Register Description | BIT NO. | Name | Description | |----------|--------------|-----------------------------------------------------| | Bits 7:2 | NA | P2 to P7 must always be 0 during the write command. | | Bits 1:0 | Pointer[1:0] | 00: Temperature register (default) (R only) | | | | <b>01:</b> Configuration register (R/W) | | | | 10: T <sub>LOW</sub> register (R/W) | | | | 11: T <sub>HIGH</sub> register (R/W) | ### 4.2 Temperature Register The Configuration register of the NST112 can configure the sensor's Temperature Register format as a 12-bit (EM=0) or 13bit (EM=1). The Temperature Register storing the results of each completed temperature conversion, which consists of 2bytes in the format shown in Table 4.3, with MSB output first and followed by the LSB, and 12-bit (13-bit in extended mode) MSBs used to indicate the temperature value. One LSB equals 0.0625°C. Negative numbers are represented in binary twos complement format, data format for temperature is listed in Table 4.4. Following power-up or reset, the Temperature register reads 0°C until the first conversion is complete. | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | |------|-------|-------|-------|------|------|------|------|------| | 1 | T11 | T10 | Т9 | Т8 | Т7 | Т6 | T5 | T4 | | 1 | (T12) | (T11) | (T10) | (T9) | (T8) | (T7) | (T6) | (T5) | | 2 | Т3 | T2 | T1 | T0 | 0 | 0 | 0 | 0 | | 2 | (T4) | (T3) | (T2) | (T1) | (T0) | (0) | (0) | (0) | Table 4.3 Temperature Register Table 4.4 Temperature Data Format | | | DIGITAL | DUTPUT | | |-----------------|-----------------------|---------|------------------------|------| | TEMPERATURE(°C) | 12 bits form | at | 13 bits forma | ıt | | | BINARY | HEX | BINARY | HEX | | 150 | 0111 1111 1111 (0000) | 7FF0 | 0100 1011 0000 0 (000) | 4B00 | | 128 | 0111 1111 1111 (0000) | 7FF0 | 0100 0000 0000 0 (000) | 4000 | | 127.9375 | 0111 1111 1111 (0000) | 7FF0 | 0011 1111 1111 1 (000) | 3FF8 | | 100 | 0110 0100 0000 (0000) | 6400 | 0011 0010 0000 0 (000) | 3200 | | 85 | 0101 0101 0000 (0000) | 5500 | 0010 1000 0000 0 (000) | 2A80 | | 50 | 0011 0010 0000 (0000) | 3200 | 0001 1001 0000 0 (000) | 1900 | | 20 | 0001 0100 0000 (0000) | 1400 | 0000 1100 1000 0 (000) | 0A00 | | 0.125 | 0000 0000 0010 (0000) | 0020 | 0000 0000 0001 0 (000) | 0010 | | 0 | 0000 0000 0000 (0000) | 0000 | 0000 0000 0000 0 (000) | 0000 | | -0.125 | 1111 1111 1110 (0000) | FFE0 | 1111 1111 1111 0 (000) | FFF0 | | -20 | 1110 1100 0000 (0000) | EC00 | 1111 0110 0000 0 (000) | F600 | | -50 | 1100 1110 0000 (0000) | CE00 | 1110 0111 0000 0 (000) | E700 | <sup>(1)</sup> Extended mode 13-bit configuration shown in parentheses. # 4.3 Configuration Register The configuration register of the NST112 is a 16-bit read/write register used to store the control bits that control the NST112 into different operation modes, and the read/write operation is executed with MSB priority. Table 4.5 lists the configuration register format, power-up and reset values. followed by a breakdown of the register bits, as shown in <u>Table 4.6</u>. All registers are updated byte by byte. | Bit | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |---------|-----------|------------------|-----------------|-----------|-----------|-----------|-----------|-----------| | Name | os | R1 | R0 | F1 | F0 | POL | TM | SD | | Default | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | - *- | | | | | | | | | | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Name | D7<br>CR1 | <b>D6</b><br>CR0 | <b>D5</b><br>AL | <b>D4</b> | <b>D3</b> | <b>D2</b> | <b>D1</b> | <b>D0</b> | Table 4.5 Configuration and Power-Up/Reset Formats Table 4.6 Configuration register Description | BIT NO. | Name | Description | |------------|----------------------------|-----------------------------------------------| | Bit 15 | os | 0: Continuous-Conversion Mode (default) | | | | 1: One-shot Mode | | Bits 14:13 | Converter Resolution [1:0] | <b>00:</b> 9bit (0.5 °C) | | | | <b>01:</b> 10bit (0.25 °C) | | | | <b>10:</b> 11bit (0.125 °C) | | | | <b>11:</b> 12bit (0.0625 °C, default) | | Bits 12:11 | Fault Queue [1:0] | <b>00:</b> Consecutive faults are 1 (default) | | | | <b>01:</b> Consecutive faults are 2 | | | | <b>10:</b> Consecutive faults are 4 | | | | 11: Consecutive faults are 6 | | Bit 10 | Polarity | <b>0:</b> AL bit is active low (default) | | | | 1: AL bit is active High | | Bit 9 | Thermostat | 0: Comparison mode (default) | | | | 1: Interrupt mode | | Bit 8 | Shutdown | 0: Shutdown Mode (default) | | | | 1: Continuous-Conversion Mode | | Bits 7:6 | Conversion Rate | <b>00:</b> 0.25 Hz | | | | <b>01:</b> 1 Hz | | | | <b>10:</b> 4 Hz (default) | | | | <b>11:</b> 8 Hz | | Bit 5 | Alert | Effective polarity depends on Bit10 | | | | 0: ALERT | | | | 1: NO ALERT (default) | | Bit 4 | Extended | 0: Normal mode (default) | | | | 1: Extended mode | # 4.4 High and Low Limit Registers The temperature limit values in the $T_{\text{HIGH}}$ and $T_{\text{LOW}}$ registers have the same format as the temperature values in the temperature registers, and the result is used to compare with the limit to determine the status of the ALERT at the completion of each temperature conversion. In **Comparator Mode** (TM=0), when the measured temperature data equals or exceeds the value of $T_{HIGH}$ and the number of consecutive over-temperature data reaches the programmable queue setting (according to F1, F0), the alert pin is activated until the measured temperature falls below the value of $T_{LOW}$ by the same number. In **Interrupt Mode** (TM=1), when the measured temperature data equals or exceeds the value of $T_{HIGH}$ and the number of consecutive over-temperature data reaches the programmable queue setting (according to F1, F0) the alert pin is activated until the master issues a read operation to any register or the device successfully responds to the SMBus alert address. The alert pin is also cleared when the device is set to SD mode. When the alert pin is cleared, it will be activated again only when the temperature falls below $T_{LOW}$ until the master issues a read operation to any register or the device successfully responds to the SMBus alert address. the above cycle will be repeated after the alert pin is cleared. The alert's active state can also be cleared by general call reset. At the same time, this operation will reset the device registers to the power-up state and the device returns to comparator mode. Table 4.7, Table 4.8 describe the format for the $T_{HIGH}$ and $T_{LOW}$ registers. The MSB is sent first, followed by the LSB. Power-up reset values for $T_{HIGH}$ and $T_{LOW}$ are: $T_{HIGH} = 80$ °C and $T_{LOW} = 75$ °C The data format of $T_{HIGH}$ and $T_{LOW}$ registers is the same as that of the <u>Temperature Register</u>. Table 4.7 Byte 1 and 2 of Thigh Register (1) | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | |------|-------|-------|-------|------|------|------|------|------| | 1 | H11 | H10 | H9 | H8 | H7 | H6 | H5 | H4 | | | (H12) | (H11) | (H10) | (H9) | (H8) | (H7) | (H6) | (H5) | | 2 | H3 | H2 | H1 | H0 | 0 | 0 | 0 | 0 | | | (H4) | (H3) | (H2) | (H1) | (H0) | (0) | (0) | (0) | Table 4.8 Byte 1 and 2 of T<sub>LOW</sub> Register (2) | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | |------|-------|-------|-------|------|------|------|------|------| | 1 | L11 | L10 | L9 | L8 | L7 | L6 | L5 | L4 | | | (L12) | (L11) | (L10) | (L9) | (L8) | (L7) | (L6) | (L5) | | 2 | L3 | L2 | L1 | L0 | 0 | 0 | 0 | 0 | | | (L4) | (L3) | (L2) | (L1) | (L0) | (0) | (0) | (0) | <sup>(1)</sup> Extended mode 13-bit configuration shown in parenthesis The $T_{HIGH}$ and $T_{LOW}$ register data format are the same as the temperature register. At any resolution, the $T_{HIGH}$ , $T_{LOW}$ register values are used to compare with the temperature test value to determine the function of the ALERT. <sup>(2)</sup> Extended mode 13-bit configuration shown in parenthesis # **5 Application** # **5.1 Typical Application** No external components are required to operate the NST112 other than pull-up resistors on SCL, SDA and ALERT, a bypass capacitor of $0.01\mu F$ is recommended. the sensing device for the NST112 device is the device itself. The thermal path is through the package leads as well as the plastic package. The low thermal resistance of the metal results in the leads providing the primary thermal path. The typical application of NST112 is shown in Figure 5.1. Figure 5.1. Typical Connections of the NST112 # **6 Package Information** # 6.1 Package SOT563(6) Package Shape and Dimension in millimeters and inches 0.059 0.004 0.008 0.067 0.012 0.016 9°REF. 1.700 0.300 0.400 9°REF. Ε L L1 θ 1.500 0.100 0.200 # **6.2 Tape and Reel Information** # 7 Order Information | Туре | MSL | Unit | Marking (1, 2) | Description | | | | |------------------------------------------------------------------------------------------------------------------------|-----|-------------|----------------|-------------------------|--|--|--| | NST112-DSTR | 3 | 3000ea/Reel | NT12 YYWW | SOT563(6) package, Reel | | | | | NOTE: All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard | | | | | | | | NOTE: All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures (Reflow profile: J-STD-020E). <sup>(1)</sup> The marking relates to the logo, the lot trace code information. <sup>(2)</sup> If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **8 Revision History** | Revision | Description | Date | |----------|-------------------------------------------------------------------------------------------|------------| | 1.0 | Initial Version | 2020/04/16 | | 1.1 | Add DSBGA package information | 2020/11/10 | | 1.2 | Partial Timing Diagram modification, add tape & reel information. | 2020/12/10 | | 1.3 | Add test data, device marking information. | 2021/01/13 | | 1.4 | Add D address. | 2021/03/15 | | 1.5 | Add PIN1 information of SOT563 package. | 2021/04/29 | | 1.6 | Add Tape and Reel information of SOT563 package | 2021/05/19 | | 1.7 | Optimize text presentation | 2021/08/02 | | 1.8 | Change Supply voltage Range, Delete DSBGA package information; Optimize text presentation | 2022/02/10 | | 1.9 | Revise Electrical Characteristics. Revise Function Description. Modify some descriptions. | 2022/08/25 | #### **IMPORTANT NOTICE** The information given in this document shall in no event be regarded as any warranty or authorization of, express or implied, including but not limited to accuracy, completeness, merchantability, fitness for a particular purpose or infringement of any third party's intellectual property rights. You are solely responsible for your use of Novosense' products and applications, and for the safety thereof. You shall comply with all laws, regulations and requirements related to Novosense's products and applications, although information or support related to any application may still be provided by Novosense. The resources are intended only for skilled developers designing with Novosense' products. Novosense reserves the rights to make corrections, modifications, enhancements, improvements or other changes to the products and services provided. Novosense authorizes you to use these resources exclusively for the development of relevant applications designed to integrat e Novosense's products. Using these resources for any other purpose, or any unauthorized reproduction or display of these resources is strictly prohibited. Novosense shall not be liable for any claims, damages, costs, losses or liabilities arising out of the use of these resources. For further information on applications, products and technologies, please contact Novosense (www.novosns.com). Suzhou Novosense Microelectronics Co., Ltd