SN74HC125 SN54HC125 SCLS104E -AUGUST 1984-REVISED DECEMBER 2015 # SNx4HC125 Quadruple Bus Buffer Gates With 3-State Outputs #### **Features** - Wide Operating Voltage Range of 2 V to 6 V - High-Current 3-State Outputs Interface Directly With System Bus or Can Drive Up to 15 LSTTL - Low Power Consumption, 80-µA Maximum I<sub>CC</sub> - Typical $t_{pd} = 11 \text{ ns}$ - ±6-mA Output Drive at 5 V - Low Input Current of 1 µA Maximum ## **Applications** - TV Set-Top Boxes and DVRs - E-meters - Smart Grids: Transmission Line Monitoring - **Printers and Computer Peripherals** - **Building Security: Control Panels** - IP Phones - Test and Measurement: Range Readers - Smart Grids: Distribution Feeder Protection Relay ## 3 Description The SNx4HC125 device is a quadruple set of bus buffer gates and features independent line drivers with 3-state outputs. The SNx4HC125 is designed for 2-V to 6-V V<sub>CC</sub> operation. Each output is disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|--------------------| | SN74HC125N | PDIP (14) | 18.30 mm × 6.35 mm | | SN74HC125D | SOIC (14) | 8.65 mm × 6.00 mm | | SN74HC125W | SO (14) | 10.20 mm × 5.30 mm | | SN74HC125DB | SSOP (14) | 6.20 mm × 5.30 mm | | SN74HC125PW | TSSOP (14) | 5.00 mm × 4.40 mm | | SN54HC125J | CDIP (14) | 19.90 mm × 6.90 mm | | SN54HC125FK | LCCC (20) | 8.90 mm × 8.44 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. ### **Table of Contents** | 1 | Features 1 | | 6.15 Typical Characteristics | 8 | |---|--------------------------------------------------------------------------------|----|--------------------------------------------------|------------------| | 2 | Applications 1 | 7 | Parameter Measurement Information | 9 | | 3 | Description 1 | 8 | Detailed Description | 10 | | 4 | Revision History2 | | 8.1 Overview | 10 | | 5 | Pin Configuration and Functions3 | | 8.2 Functional Block Diagram | 10 | | 6 | Specifications4 | | 8.3 Feature Description | 10 | | | 6.1 Absolute Maximum Ratings 4 | | 8.4 Device Functional Modes | | | | 6.2 ESD Ratings 4 | 9 | Application and Implementation | 11 | | | 6.3 Recommended Operating Conditions4 | | 9.1 Application Information | <mark>1</mark> 1 | | | 6.4 Thermal Information | | 9.2 Typical Application | <mark>1</mark> 1 | | | 6.5 Electrical Characteristics, T <sub>A</sub> = 25°C 5 | 10 | Power Supply Recommendations | 12 | | | 6.6 Electrical Characteristics, SN54HC125 5 | 11 | Layout | 12 | | | 6.7 Electrical Characteristics, SN74HC125 6 | | 11.1 Layout Guidelines | 12 | | | 6.8 Switching Characteristics, T <sub>A</sub> = 25°C, C <sub>L</sub> = 50 pF 6 | | 11.2 Layout Example | 12 | | | 6.9 Switching Characteristics, SN54HC125, C <sub>L</sub> = 50 pF 6 | 12 | Device and Documentation Support | 13 | | | 6.10 Switching Characteristics, SN74HC125, C <sub>L</sub> = 50 | | 12.1 Documentation Support | 13 | | | pF7 | | 12.2 Related Links | 13 | | | 6.11 Switching Characteristics, $T_A = 25^{\circ}C$ , $C_L = 150$ | | 12.3 Community Resources | 13 | | | pF | | 12.4 Trademarks | 13 | | | 6.12 Switching Characteristics, SN54HC125, C <sub>L</sub> = 150 pF | | 12.5 Electrostatic Discharge Caution | 13 | | | 6.13 Switching Characteristics, SN74HC125, C <sub>L</sub> = 150 | | 12.6 Glossary | 13 | | | pF | 13 | Mechanical, Packaging, and Orderable Information | 13 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision D (August 2003) to Revision E **Page** - Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and - Removed Ordering Information table. ## 5 Pin Configuration and Functions D, DB, N, NS, J, or PW Package 14-Pin SOIC, SSOP, PDIP, SO, CDIP, or TSSOP Top View ### Pin Functions<sup>(1)</sup> | | PIN | | | | | |-------------------|--------------------------------------------------|------------------------|-----|----------------------------|--| | NAME | SOIC,<br>SSOP,<br>PDIP, SO,<br>CDIP, or<br>TSSOP | LCCC | I/O | DESCRIPTION | | | 1A | 2 | 3 | I | Input | | | 1 <del>OE</del> | 1 | 2 | 1 | Output Enable (Active Low) | | | 1Y | 3 | 4 | 0 | Output | | | 2A | 5 | 8 | I | Input | | | 2 <del>OE</del> | 4 | 6 | ı | Output Enable (Active Low) | | | 2Y | 6 | 9 | 0 | Output | | | 3A | 9 | 13 | I | Input | | | 3 <del>OE</del> | 10 | 14 | 1 | Output Enable (Active Low) | | | 3Y | 8 | 12 | 0 | Output | | | 4A | 12 | 18 | I | Input | | | 4 <del>OE</del> | 13 | 19 | I | Output Enable (Active Low) | | | 4Y | 11 | 16 | 0 | Output | | | GND | 7 | 10 | _ | Ground | | | NC <sup>(2)</sup> | _ | 1, 5, 7, 11,<br>15, 17 | _ | Not connected | | | V <sub>CC</sub> | 14 | 20 | _ | Power | | - (1) See Mechanical, Packaging, and Orderable Information for dimensions - (2) NC No internal connection ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|------|-----|------| | $V_{CC}$ | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_I < 0$ or $V_I > V_{CC}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±70 | mA | | Tj | Junction temperature | | -65 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 2000 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions See (1). | | | | MIN | NOM | MAX | UNIT | |-----------------------------------------|-------------------------------------|--------------------------|-------------|----------|----------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | $V_{IH}$ | /IH High-level input voltage | $V_{CC} = 4.5 \text{ V}$ | 3.15 | | | V | | | | $V_{CC} = 6 V$ | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | | | 0.5 | | | V <sub>IL</sub> Low-level input voltage | $V_{CC} = 4.5 \text{ V}$ | | | 1.35 | V | | | | | $V_{CC} = 6 V$ | | | 1.8 | | | $V_{I}$ | Input voltage | | 0 | | $V_{CC}$ | V | | Vo | Output voltage | | 0 | | $V_{CC}$ | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | Δt/Δν | Input transition rise and fall time | $V_{CC} = 4.5 \text{ V}$ | | | 500 | ns | | | | $V_{CC} = 6 V$ | | | 400 | | | т | Operating free air temperature | SN54HC125 | <b>-</b> 55 | <u> </u> | 125 | °C | | $T_A$ | Operating free-air temperature | SN74HC125 | -40 | | 85 | , C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. ## 6.4 Thermal Information | | | | ; | SN74LVC1G06 | 3 | | | |-------------------------------|----------------------------------------|----------|-----------|-------------|----------|---------------|------| | THERMAL METRIC <sup>(1)</sup> | | D (SOIC) | DB (SSOP) | N (PDIP) | NS (SOP) | PW<br>(TSSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | 96 | 80 | 76 | 113 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 1984–2015, Texas Instruments Incorporated <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 Electrical Characteristics, T<sub>A</sub> = 25°C over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST | CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------|----------------------------|-----------------|------|-------|------|------| | | | | 2 V | 1.9 | 1.998 | | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | 4.499 | | | | $V_{OH}$ | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | 5.999 | | V | | | | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.48 | 5.8 | | | | | | | 2 V | | 0.002 | 0.1 | 0.1 | | | | $I_{OL} = 20 \mu A$ | 4.5 V | | 0.001 | 0.1 | | | $V_{OL}$ | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | 0.001 | 0.1 | V | | | | $I_{OL} = 6 \text{ mA}$ | 4.5 V | | 0.17 | 0.26 | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | | I <sub>I</sub> | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | nA | | I <sub>OZ</sub> | $V_O = V_{CC}$ or 0 | | 6 V | | ±0.01 | ±0.5 | μΑ | | I <sub>CC</sub> | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 8 | μΑ | | C <sub>i</sub> | | | 2 V to<br>6 V | | 3 | 10 | pF | ## 6.6 Electrical Characteristics, SN54HC125 over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TES | T CONDITIONS | V <sub>CC</sub> | MIN MA | X UNIT | |-----------------|----------------------------|----------------------------|-----------------|--------|--------| | | | | 2 V | 1.9 | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | | | V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | V | | | | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 3.7 | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.2 | | | | | | 2 V | 0 | .1 | | | | $I_{OL} = 20 \mu A$ | 4.5 V | 0 | .1 | | V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 0 | .1 V | | | | $I_{OL} = 6 \text{ mA}$ | 4.5 V | 0 | .4 | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | 0 | .4 | | I <sub>I</sub> | $V_I = V_{CC}$ or 0 | · | 6 V | ±100 | 00 nA | | I <sub>OZ</sub> | $V_O = V_{CC}$ or 0 | | 6 V | ± | 0 μΑ | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | 10 | 60 μΑ | | C <sub>i</sub> | | | 2 V to<br>6 V | | 0 pF | ## 6.7 Electrical Characteristics, SN74HC125 over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST | CONDITIONS | V <sub>cc</sub> | MIN | MAX | UNIT | |-----------------|----------------------------|----------------------------|-----------------|------|-------|------| | | | | | 1.9 | | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | | | | V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | | V | | | | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 3.84 | | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.34 | | | | | I <sub>OL</sub> = 20 μA | | 2 V | | 0.1 | | | | | $I_{OL} = 20 \mu A$ | 4.5 V | | 0.1 | | | V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | 0.1 | V | | | | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.33 | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.33 | | | I <sub>I</sub> | $V_I = V_{CC}$ or 0 | | 6 V | = | ±1000 | nA | | l <sub>OZ</sub> | $V_O = V_{CC}$ or 0 | | 6 V | | ±5 | μΑ | | I <sub>CC</sub> | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | 80 | μA | | C <sub>i</sub> | | | 2 V to<br>6 V | | 10 | pF | ## 6.8 Switching Characteristics, $T_A = 25$ °C, $C_L = 50$ pF over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN | ТҮР | MAX | UNIT | |------------------|-----------------|----------------|-----------------|-----|-----|-----|------| | | | | 2 V | | 48 | 150 | | | t <sub>pd</sub> | Α | Y | 4.5 V | | 14 | 30 | ns | | | | | 6 V | | 11 | 26 | | | | | | 2 V | | 53 | 150 | | | t <sub>en</sub> | ŌĒ | Y | 4.5 V | | 14 | 30 | ns | | | | | 6 V | | 11 | 26 | | | | | | 2 V | | 30 | 150 | | | t <sub>dis</sub> | ŌĒ | Υ | 4.5 V | | 15 | 30 | ns | | | | | 6 V | | 14 | 26 | | | | | | 2 V | | 28 | 75 | | | t <sub>t</sub> | | Any | 4.5 V | | 8 | 15 | ns | | | | | 6 V | | 6 | 13 | | ## 6.9 Switching Characteristics, SN54HC125, $C_L = 50 pF$ over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN MAX | UNIT | |------------------|-----------------|----------------|-----------------|---------|------| | | | | 2 V | 150 | | | t <sub>pd</sub> | Α | Υ | 4.5 V | 36 | ns | | | | | 6 V | 25 | | | | | | 2 V | 180 | | | t <sub>en</sub> | ŌĒ | Υ | 4.5 V | 36 | ns | | | | | 6 V | 31 | | | | | | 2 V | 180 | | | t <sub>dis</sub> | ŌĒ | Υ | 4.5 V | 36 | ns | | | | | 6 V | 31 | | Submit Documentation Feedback Copyright © 1984–2015, Texas Instruments Incorporated ## Switching Characteristics, SN54HC125, C<sub>L</sub> = 50 pF (continued) over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | MIN MAX | UNIT | | |----------------|-----------------|----------------|-----------------|---------|------|--| | | | | 2 V | 90 | | | | t <sub>t</sub> | | Any | 4.5 V | 18 | ns | | | | | | 6 V | 15 | | | ## 6.10 Switching Characteristics, SN74HC125, $C_L = 50 pF$ over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN MAX | UNIT | | |-----------------|-----------------|----------------|-----------------|---------|------|--| | | | Y | 2 V | 150 | | | | t <sub>pd</sub> | Α | | 4.5 V | 30 | ns | | | | | | 6 V | 26 | | | | t <sub>en</sub> | | | 2 V | 150 | | | | | ŌĒ | Υ | 4.5 V | 30 | ns | | | | | | 6 V | 26 | | | | | | | 2 V | 150 | | | | dis | ŌĒ | Υ | 4.5 V | 30 | ns | | | | | | 6 V | 26 | | | | | | | 2 V | 75 | | | | t <sub>t</sub> | | Any | 4.5 V | 15 | ns | | | | | | 6 V | 13 | | | ## 6.11 Switching Characteristics, $T_A = 25^{\circ}C$ , $C_L = 150 \text{ pF}$ over recommended operating free-air temperature range, C<sub>L</sub> = 150 pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------|----------------|-----------------|-----|-----|-----|------| | | | | 2 V | | 67 | 150 | | | t <sub>pd</sub> | Α | Y | 4.5 V | | 19 | 30 | ns | | | | | 6 V | | 15 | 25 | | | t <sub>en</sub> | ŌĒ | Y | 2 V | | 100 | 135 | ns | | | | | 4.5 V | | 20 | 27 | | | | | | 6 V | | 17 | 23 | | | | · · · · · · · · · · · · · · · · · · · | | 2 V | | 45 | 210 | · | | t <sub>t</sub> | | Any | 4.5 V | | 17 | 42 | ns | | | | | 6 V | | 13 | 36 | | ## 6.12 Switching Characteristics, SN54HC125, $C_L = 150 pF$ over recommended operating free-air temperature range, $C_L = 150 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN MAX | UNIT | |-----------------|-----------------|----------------|-----------------|---------|------| | | | | 2 V | 225 | | | t <sub>pd</sub> | Α | Υ | 4.5 V | 45 | ns | | | | | 6 V | 39 | | | t <sub>en</sub> | | | 2 V | 200 | | | | ŌĒ | Υ | 4.5 V | 40 | ns | | | | | 6 V | 34 | | ## Switching Characteristics, SN54HC125, C<sub>L</sub> = 150 pF (continued) over recommended operating free-air temperature range, $C_L = 150 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | | | MIN MAX | UNIT | |----------------|-----------------|-----|-------|---------|------| | | | | 2 V | 315 | | | t <sub>t</sub> | | Any | 4.5 V | 63 | ns | | | | | 6 V | 53 | | ## 6.13 Switching Characteristics, SN74HC125, $C_L = 150 \text{ pF}$ over recommended operating free-air temperature range, $C_L = 150 \text{ pF}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) V <sub>CC</sub> | | MIN MAX | UNIT | | |-----------------|-----------------|-----------------------------|-------|---------|------|--| | | | | 2 V | 190 | | | | t <sub>pd</sub> | Α | Υ | 4.5 V | 38 | ns | | | | | | 6 V | 32 | | | | t <sub>en</sub> | | | 2 V | 170 | | | | | ŌĒ | Υ | 4.5 V | 34 | ns | | | | | | 6 V | 29 | | | | | | | 2 V | 265 | | | | t <sub>t</sub> | | Any | 4.5 V | 53 | ns | | | | | | 6 V | 45 | | | ## 6.14 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|----------------------------------------|-----------------|-----|------| | $C_{pd}$ | Power dissipation capacitance per gate | No load | 45 | pF | ## 6.15 Typical Characteristics Figure 1. TPD vs V<sub>CC</sub> at 25°C Submit Documentation Feedback #### 7 Parameter Measurement Information | PARAI | METER | RL | CL | S1 | S2 | |--------------------|----------------|--------------|-----------------------|--------|--------| | | tPZH | 1 kΩ | 50 pF<br>or | Open | Closed | | t <sub>en</sub> | tPZL | 1 K22 | 150 pF | Closed | Open | | <b>.</b> | tPHZ | <b>1 k</b> Ω | 50 pF | Open | Closed | | <sup>t</sup> dis | tPLZ | 1 K32 | 30 pi | Closed | Open | | t <sub>pd</sub> or | t <sub>t</sub> | | 50 pF<br>or<br>150 pF | Open | Open | VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS - NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r = 6$ ns, $t_f = 6$ ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms ## 8 Detailed Description #### 8.1 Overview The SNx4HC125 offers 4 independent gate buffers capable of sinking or sourcing 6 mA at 5-V $V_{CC}$ . Each buffer also integrates a 3-state output, or high impedance output. To enable the device's 3-state output, set the corresponding $\overline{OE}$ input to a HIGH logic level. Major benefits of using HC logic include both the technology's flexibility of input $V_{CC}$ (2 V to 6 V) and high-speed capability (11 ns typical $t_{pd}$ ). #### 8.2 Functional Block Diagram Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. #### 8.3 Feature Description The 3-state outputs enable design choices such as connecting multiple outputs together, as long as the 3-state controls are used correctly. In a typical example, without 3-state outputs, if two outputs were connected to the same input on an adjacent system, and each output was trying to drive a different logic level (one HIGH, one LOW), the device could short-circuit and become damaged. With 3-state output functionality, the outputs can be configured so that when one output is driving an output signal, the others are set to high impedance and prevent any damage to the device. #### 8.4 Device Functional Modes Table 1 lists the functional modes of the SNx4HC125. **Table 1. Function Table** | INP | OUTPUT | | | | |-----|--------|---|--|--| | ŌĒ | Α | Υ | | | | L | Н | Н | | | | L | L | L | | | | Н | Х | Z | | | Submit Documentation Feedback ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SNx4HC125 can be used to buffer noisy or weak input signals in order to clean up these signals and drive a strong logic level to a processor or other sampling system. ## 9.2 Typical Application Figure 3. Typical Application Diagram ### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs. See $(\Delta t/\Delta V)$ in the *Recommended Operating Conditions* table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> maximum) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. #### 2. Recommend Output Conditions - Load currents should not exceed (I<sub>O</sub> maximum) per output and should not exceed (continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table. - Outputs should not be pulled above V<sub>CC</sub>. ## **Typical Application (continued)** #### 9.2.3 Application Curve Figure 4. tpd/pF vs V<sub>CC</sub> at 25°C ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. #### 11.2 Layout Example Figure 5. Layout Diagram Submit Documentation Feedback ## 12 Device and Documentation Support ### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - Implications of Slow or Floating CMOS Inputs, SCBA004. - Introduction to Logic, SLVA700 #### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-----------|----------------|--------------|---------------------|---------------------|---------------------| | SN54HC125 | Click here | Click here | Click here | Click here | Click here | | SN74HC125 | Click here | Click here | Click here | Click here | Click here | #### 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. Copyright © 1984–2015, Texas Instruments Incorporated 17-Mar-2017 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------------------------|---------| | 5962-87721012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>87721012A<br>SNJ54HC<br>125FK | Samples | | 5962-8772101CA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8772101CA<br>SNJ54HC125J | Samples | | SN54HC125J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54HC125J | Samples | | SN74HC125D | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DBR | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125DT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125N | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC125N | Samples | | SN74HC125NE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC125N | Samples | | SN74HC125NSR | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125NSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125NSRG4 | ACTIVE | so | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | www.ti.com ## PACKAGE OPTION ADDENDUM 17-Mar-2017 | Orderable Device | Status | Package Type | _ | | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|----|------|----------------------------|-------------------|--------------------|--------------|----------------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74HC125PWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125PWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125PWT | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SN74HC125PWTG4 | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC125 | Samples | | SNJ54HC125FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>87721012A<br>SNJ54HC<br>125FK | Samples | | SNJ54HC125J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8772101CA<br>SNJ54HC125J | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 17-Mar-2017 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54HC125, SN74HC125: Catalog: SN74HC125 Automotive: SN74HC125-Q1, SN74HC125-Q1 Military: SN54HC125 #### NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Military QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 10-Mar-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC125DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC125DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC125DR | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74HC125DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC125DT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC125PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC125PWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 10-Mar-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC125DBR | SSOP | DB | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74HC125DR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC125DR | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74HC125DRG4 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74HC125DT | SOIC | D | 14 | 250 | 367.0 | 367.0 | 38.0 | | SN74HC125PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74HC125PWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74HC125PWRG4 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74HC125PWT | TSSOP | PW | 14 | 250 | 367.0 | 367.0 | 35.0 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.