# STV8130A/STV8130B # 3.3V AND ADJUSTABLE VOLTAGE REGULATORS WITH DISABLE AND RESET ### **FEATURES** - Output currents up to 750mA for STV8130A and up to 200mA for STV8130B - Fixed precision output 1 voltage 3.3V ± 2% - Output 2 voltage programmable from 2.8V to 16V - Output 1 with reset facility - Output 2 with disable by TTL input - Short circuit protection at both outputs - Thermal protection - Lowdrop output voltage #### **DESCRIPTION** The STV8130A and STV8130B are monolithic dual positive voltage regulators, designed to provide precision output voltages of 3.3V and adjustable, at currents up to 750mA for STV8130A and 200mA for STV8130B. The ability to deliver currents is the same for the two ICs, but the higher thermal resistor of PDIP8 does not allow to overpass 200mA for the STV8130B. An internal reset circuit generates a reset pulse if Output 1 drops below the regulated voltage value. Output 2 can be disabled by TTL input. Short circuit and thermal protections are included. #### PIN CONNECTIONS Rev. 1.7 June 2000 1/9 ## **BLOCK DIAGRAMS** # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |--------------------|------------------------------------------------------------|--------------------|------| | V <sub>IN</sub> | DC Input Voltage Pin 1, 2 (STV8130A) or Pin 1 (STV8130B) | 20 | V | | V <sub>DIS</sub> | Disable Input Voltage Pin 4 (STV8130A) or Pin 3 (STV8130B) | 20 | V | | V <sub>RST</sub> | Output Voltage at Pin 6 (STV8130A) or Pin 5 (STV8130B) | 20 | V | | I <sub>O1, 2</sub> | Output Currents | Internally Limited | | | P <sub>t</sub> | Power Dissipation | Internally Limited | | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | TJ | Junction Temperature | 0 to +150 | °C | ## **THERMAL DATA** | Symbol | Parameter | Value | Unit | |----------------------|----------------------------------------------|---------|------| | D | Thermal Resistance Junction Case of STV8130A | 8 | °C/W | | R <sub>TH(I-c)</sub> | Thermal Resistance Junction Case of STV8130B | 45 | C/VV | | TJ | Maximum Recommended Junction Temperature | 130 | °C | | T <sub>OPER</sub> | Operating Free Air Temperature Range | 0 to 70 | °C | ## **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 7V; T_{.I} = 25^{\circ}C \text{ unless otherwise specified})$ | Symbol | Parameter | Value | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|------|--------|--------| | V <sub>O1</sub> | Output Voltage | I <sub>O1</sub> = 10mA | 3.23 | 3.30 | 3.37 | V | | V <sub>O2</sub> | Output Voltage | I <sub>O2</sub> = 10mA | 2.8 | | 16 | V | | | Dropout Voltage | I <sub>O1, 2</sub> = 750mA (STV8130A) | | | 1.4 | V | | V <sub>O1, 2</sub> | Diopout Voltage | I <sub>O1, 2</sub> = 200mA (STV8130B) | | | 1.4 | V | | V <sub>O1</sub> | Line Regulation 1 | 6V < V <sub>IN1</sub> < 12V, 12V < V <sub>IN2</sub> < 18V<br>for STV 8130A | | | 50 | mV | | V- | Line Regulation 2 | and 7V < V <sub>IN</sub> < 12V for STV8130B | | | 100 | mV | | $V_{O2}$ | | (@ $V_{O2}$ : 10V, $I_{O1, 2}$ = 200mA) | | | 100 | mv | | $V_{O1}$ | Load Regulation 1 | 5mA < I <sub>O1. 2</sub> < 0.6A, @ V <sub>O2</sub> = 10V | | | 100 | mV | | $V_{O2}$ | Load Regulation 2 | 3111A < 101, 2 < 0.0A, @ V02 = 10V | | | 200 | mV | | ΙQ | Quiescent Current | I <sub>O1</sub> = 10mA, Output 2 Disabled | | | 2 | mA | | $V_{Q1RST}$ | Reset Threshold Voltage | (K = V <sub>O1</sub> ) | K-0.4 | K25 | K-0.1 | V | | $V_{RTH}$ | Reset Threshold Hysteresis | (see circuit description) | 20 | 50 | 75 | V | | t <sub>RD</sub> | Reset Pulse delay at Pin 6 (STV8130A) or pin 5 (STV8130B) | C <sub>0</sub> = 100nF (see circuit description) | | 25 | | ms | | M | Saturation Volt. at Pin 6 in Reset<br>Condition for STV8130A | I <sub>6</sub> = 5mA | | | 0.4 | | | $V_{RL}$ | Saturation Volt. at Pin 5 in Reset<br>Condition for STV8130B | I <sub>5</sub> = 5mA | | 0.4 | V | | | | Leakage Current at Pin 6 in Normal<br>Condition for STV8130A | V <sub>6</sub> = 10V | | | - 10 μ | | | I <sub>RH</sub> | Leakage Current at Pin 5 in Normal<br>Condition for STV8130A | V <sub>5</sub> = 10V | | | | μА | | K <sub>O1, 2</sub> | Output Volt Thermal Drift | $K_{O} = \frac{\Delta V_{O} \cdot 10^{6}}{\Delta T \cdot V_{O}}$ $T_{j} = 0 \text{ to } + 125^{\circ}\text{C}$ | | 100 | | ppm/°C | | la. a | Short Circuit Output Current | V <sub>IN</sub> = 7V | | | 1.6 | Α | | I <sub>O1, 2 sc</sub> | Short Circuit Output Current | V <sub>IN</sub> = 16V (see <sup>1</sup> ) | | | 1 | Α | | V | Disable Volt. at Pin 4 High (out 2 active) for STV8130A | | 2 | | | V | | V <sub>DISH</sub> | Disable Volt. at Pin 3 High (out 2 active) for STV8130B | | 2 | | | V | | V | Disable Volt. at Pin 4 Low (out 2 disabled) for STV8130A | | | | 0.0 | | | $V_{DISL}$ | Disable Volt. at Pin 3 Low (out 2 disabled) for STV8130B | | | | 0.8 | V | | I <sub>DIS</sub> | Disable Bias Current at Pin 4 (STV8130A) or Pin 3 (STV8130B) | 0V < V <sub>DIS</sub> < 7V | -100 | | 2 | μА | | \/ | Pin 7 (STV8130A) | | | 0.44 | | ., | | $V_{ref}$ | Pin 6 (STV8130B) | | | 2.44 | | V | | T <sub>JSD</sub> | Junction Temp. for Thermal Shut<br>Down | | | 145 | | °C | Note 1: The output short circuit currents are tested one channel at a time. During a short circuit there is heavy consumption of power, but the thermal protection circuit prevents an excessively high temperature level being reached. Safe permanent short circuits can only be guaranteed for input voltages up to 16V. Figure 1. **Note:** Pin numbers are related to STV8130A. Numbers between brackets correspond to the pin numbers of STV8130B. Figure 2. ## **CIRCUIT DESCRIPTION** The STV8130A and STV8130B are dual voltage regulators with Reset and Disable. The two regulation parts are supplied from one voltage reference circuit trimmed by zener zap during EWS testing. Since the supply voltage of this last is connected at Pin 1 ( $V_{IN1}$ ) in STV8130A, regulator 2 will not work if Pin 1 is not supplied. In STV8130B, the two regulators are supplied by pin 1. The output stages have been designed in a darlington configuration with a typical drop of 1.2V. The adjustable voltage of Output 2 is defined by output bridge resistors (R1, R2): the values of these resistors are calculated to obtain, with the targetted value for V02, the Vref voltage (2.44V) on the median point connected to PROGRAM (Pin 7 for STV8130A or Pin 6 for STV8130B). The disable circuit switches off Output 2 if a voltage of less than 0.8V is applied at Pin 4 (STV8130A) or Pin 3 (STV8130B). The Reset circuit checks the voltage at Output 1. If this drops below $V_{OUT}$ - 0.20V (3.10V Typ.), then the first comparator "a" (see Figure 1) rapidly discharges the Capacitor Ce and the reset output immediately drops to low. This drop can be caused by a parasitic loading condition on Out 1 or by a too low value of $V_{IN}$ (short powering off). Once the voltage at Out 1 rises above $V_{OUT}$ -0.15V (3.15V Typ.), voltage $V_{Ce}$ increases linearly to 2.44V corresponding to delay $t_{D}$ following the law below (see Figure 2), then the reset output becomes high again. $$t_{D} = \frac{(C_{E} \times 2.44V)}{10\mu A}$$ To avoid problems with the reset output, the second comparator "b" has a large hysteresis (1.9V). ## TYPICAL APPLICATION # **PACKAGE MECHANICAL DATA** Figure 3. 9-Pin Plastic Single In Line Package (STV8130A) | Dim. | mm | | | inches | | | | |--------|----------------|-------|------|--------|-------|-------|--| | Dilli. | Min | Тур | Max | Min | Тур | Max | | | Α | | | 7.1 | | | 0.280 | | | a1 | 2.7 | | 3 | 0.106 | | 0.118 | | | В | | | 24.8 | | | 0.976 | | | b1 | | 0.5 | | | 0.020 | | | | b3 | 0.85 | | 1.6 | 0.033 | | 0.063 | | | С | | 3.3 | | | 0.130 | | | | с1 | | 0.43 | | | 0.017 | | | | c2 | | 1.32 | | | 0.052 | | | | D | | | 21.2 | | | 0.835 | | | d1 | | 14.5 | | | 0.571 | | | | е | | 2.54 | | | 0.100 | | | | е3 | | 20.32 | | | 0.800 | | | | L | 3.1 | | | 1.122 | | | | | L1 | | 3 | | | 0.116 | | | | L2 | | 17.6 | | | 0.693 | | | | L3 | | | 0.25 | | | 0.010 | | | M | | 3.2 | | | 0.126 | | | | N | | 1 | | | 0.039 | | | | | Number of Pins | | | | | | | | | 9 | | | | | | | Figure 4. 8-Pin Plastic Dual In Line Package (STV8130B) | Dim. | mm | | | inches | | | | |------|----------------|------|-------|--------|-------|-------|--| | DIM. | Min | Тур | Max | Min | Тур | Max | | | Α | | 3.32 | | | 0.131 | | | | a1 | 0.51 | | | 0.020 | | | | | В | 1.15 | | 1.65 | 0.045 | | 0.065 | | | b | 0.356 | | 0.55 | 0.014 | | 0.022 | | | b1 | 0.204 | | 0.304 | 0.008 | | 0.012 | | | D | | | 10.92 | | | 0.430 | | | Е | 7.95 | | 9.75 | 0.313 | | 0.384 | | | е | | 2.54 | | | 0.100 | | | | е3 | | 7.62 | | | 0.300 | | | | e4 | | 7.62 | | | 0.300 | | | | F | | | 6.6 | | | 0.260 | | | ı | | | 5.08 | | | 0.200 | | | L | 3.18 | | 3.81 | 0.125 | | 0.150 | | | Z | | | 1.52 | | | 0.060 | | | | Number of Pins | | | | | | | | | 8 | | | | | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics $@2000 \; STM icroelectronics - All \; Rights \; Reserved.$ Purchase of $I^2C$ Components by STMicroelectronics conveys a license under the Philips $I^2C$ Patent. Rights to use these components in an $I^2C$ system is granted provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. STMicroelectronics Group of Companies Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com