UC1825 UC2825 UC3825 # High Speed PWM Controller #### **FEATURES** - Compatible with Voltage or Current Mode Topologies - Practical Operation Switching Frequencies to 1MHz - 50ns Propagation Delay to Output - High Current Dual Totem Pole Outputs (1.5A Peak) - Wide Bandwidth Error Amplifier - Fully Latched Logic with Double Pulse Suppression - Pulse-by-Pulse Current Limiting - Soft Start / Max. Duty Cycle Control - Under-Voltage Lockout with Hysteresis - Low Start Up Current (1.1mA) #### **DESCRIPTION** The UC1825 family of PWM control ICs is optimized for high frequency switched mode power supply applications. Particular care was given to minimizing propagation delays through the comparators and logic circuitry while maximizing bandwidth and slew rate of the error amplifier. This controller is designed for use in either current-mode or voltage mode systems with the capability for input voltage feed-forward. Protection circuitry includes a current limit comparator with a 1V threshold, a TTL compatible shutdown port, and a soft start pin which will double as a maximum duty cycle clamp. The logic is fully latched to provide jitter free operation and prohibit multiple pulses at an output. An under-voltage lockout section with 800mV of hysteresis assures low start up current. During under-voltage lockout, the outputs are high impedance. These devices feature totem pole outputs designed to source and sink high peak currents from capacitive loads, such as the gate of a power MOSFET. The on state is designed as a high level. ## **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Supply Voltage (Pins 13, 15) | |---------------------------------------------------------------------| | Output Current, Source or Sink (Pins 11, 14) | | DC | | Pulse (0.5 s) | | Analog Inputs | | (Pins 1, 2, 7)0.3V to 7V | | (Pin 8, 9) | | Clock Output Current (Pin 4)5mA | | Error Amplifier Output Current (Pin 3)5mA | | Soft Start Sink Current (Pin 8) | | Oscillator Charging Current (Pin 5)5mA | | Power Dissipation | | Storage Temperature Range65°C to +150°C | | Lead Temperature (Soldering, 10 seconds) 300°C | | Note 1: All voltages are with respect to GND (Pin 10); all cur- | | rents are positive into, negative out of part; pin numbers refer to | | DIL-16 package. | Note 3: Consult Unitrode Integrated Circuit Databook for thermal limitations and considerations of package. #### **CONNECTION DIAGRAMS** | Q & | LP | аск | age | S | | | |-----|-----|------|----------|----|----|----| | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | / 3 | 3 2 | _ 1 | 20 | 19 | | | [ | 4 | | $\cup$ | | | 18 | | [ | 5 | | | | | 17 | | [ | 6 | | | | | 16 | | [ | 7 | | | | | 15 | | [ | 8 | | | | | 14 | | | | 9 10 | ) 11 | 12 | 13 | | PLCC-20 & LCC-20 (Top View) | PACKAGE PIN FUNCTION | | | | | | | | | | |----------------------|-----|--|--|--|--|--|--|--|--| | FUNCTION | PIN | | | | | | | | | | N/C | 1 | | | | | | | | | | INV | 2 | | | | | | | | | | NI | 3 | | | | | | | | | | E/A Out | 4 | | | | | | | | | | Clock | 5 | | | | | | | | | | N/C | 6 | | | | | | | | | | RT | 7 | | | | | | | | | | Ст | 8 | | | | | | | | | | Ramp | 9 | | | | | | | | | | Soft Start | 10 | | | | | | | | | | N/C | 11 | | | | | | | | | | ILIM/SD | 12 | | | | | | | | | | Gnd | 13 | | | | | | | | | | Out A | 14 | | | | | | | | | | Pwr Gnd | 15 | | | | | | | | | | N/C | 16 | | | | | | | | | | Vc | 17 | | | | | | | | | | Out B | 18 | | | | | | | | | | Vcc | 19 | | | | | | | | | | VREF 5.1V | 20 | | | | | | | | | DACKAGE DINI ELINICTION #### THERMAL RATINGS TABLE | Package | ΘJA | ΘJС | |---------|-----------------------|-------------------| | DIL-16J | 80-120 | 28 <sup>(2)</sup> | | DIL-16N | 90 <sup>(1)</sup> | 45 | | PLCC-20 | 43-75(1) | 34 | | LCC-20 | 70-80 | 20 <sup>(2)</sup> | | SOIC-16 | 50-120 <sup>(1)</sup> | 35 | (1) Specified $\Theta_{JA}$ (junction to ambient) is for devices mounted to $\sin^2 FR4$ PC board with one ounce copper where noted. When resistance range is given, lower values are for $\sin^2$ aluminum PC board. Test PWB was 0.062in thick and typically used 0.635mm trace widths for power packages and 1.3mm trace widths for non-power packages with 100 x 100 mil probe land area at the end of each trace. (2) $\Theta_{JC}$ data values stated were derived from MIL-STD-1835B. MIL-STD-1835B states that the baseline values shown are worst case (mean +2s) for a 60 x 60mil microcircuit device silicon die and applicable for devices with die sizes up to 14400 square mils. For device die sizes greater than 14400 square mils use the following values; dual-in-line, 11°C/W; flat pack 10°C/W; pin grid array, 10°C/W. **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for , RT = 3.65k, CT = 1nF, Vcc = 15V, $-55^{\circ}C$ <TA< $125^{\circ}C$ for the UC1825, $-40^{\circ}C$ <TA< $85^{\circ}C$ for the UC2825, and $0^{\circ}C$ <TA< $70^{\circ}C$ for the UC3825, TA=To. | PARAMETERS | TEST CONDITIONS | | UC1825<br>UC2825 | | | | UC3825 | | | | |----------------------------|----------------------------------|------|------------------|------|------|------|--------|-------|--|--| | | | MIN | ТОР | MAX | MIN | ТОР | MAX | UNITS | | | | Reference Section | | | | | | | | | | | | Output Voltage | To = 25°C, Io = 1mA | 5.05 | 5.10 | 5.15 | 5.00 | 5.10 | 5.20 | V | | | | Line Regulation | 10V < VCC < 30V | | 2 | 20 | | 2 | 20 | mV | | | | Load Regulation | 1mA < Io < 10mA | | 5 | 20 | | 5 | 20 | mV | | | | Temperature Stability* | TMIN < TA < TMAX | | 0.2 | 0.4 | | 0.2 | 0.4 | mV/°C | | | | Total Output Variation* | Line, Load, Temperature | 5.00 | | 5.20 | 4.95 | | 5.25 | V | | | | Output Noise Voltage* | 10Hz < f < 10kHz | | 50 | | | 50 | | μV | | | | Long Term Stability* | T <sub>J</sub> = 125°C, 1000hrs. | | 5 | 25 | | 5 | 25 | mV | | | | Short Circuit Current | VREF = 0V | -15 | -50 | -100 | -15 | -50 | -100 | mA | | | | Oscillator Section | | | | | | | | | | | | Initial Accuracy* | T <sub>J</sub> = 2°C | 360 | 400 | 440 | 360 | 400 | 440 | kHz | | | | Voltage Stability* | 10V < VCC < 30V | | 0.2 | 2 | | 0.2 | 2 | % | | | | Temperature Stability* | TMIN < TA < TMAX | | 5 | | | 5 | | % | | | | Total Variation* | 340 | | 460 | 340 | | 460 | kHz | | | | | Oscillator Section (cont.) | | | | | | • | | | | | | Clock Out High | | 3.9 | 4.5 | | 3.9 | 4.5 | | V | | | | Clock Out Low | | | 2.3 | 2.9 | | 2.3 | 2.9 | V | | | | Ramp Peak* | | 2.6 | 2.8 | 3.0 | 2.6 | 2.8 | 3.0 | V | | | | Ramp Valley* | | 0.7 | 1.0 | 1.25 | 0.7 | 1.0 | 1.25 | V | | | | Ramp Valley to Peak* | | 1.6 | 1.8 | 2.0 | 1.6 | 1.8 | 2.0 | V | | | | Error Amplifier Section | | | | | | | | | | | | Input Offset Voltage | | | | 10 | | | 15 | mV | | | | Input Bias Current | | | 0.6 | 3 | | 0.6 | 3 | μΑ | | | | Input Offset Current | | | 0.1 | 1 | | 0.1 | 1 | μΑ | | | | Open Loop Gain | 1V < Vo < 4V | 60 | 95 | | 60 | 95 | | dB | | | | CMRR | 1.5V < VCM < 5.5V | 75 | 95 | | 75 | 95 | | dB | | | | PSRR | 10V < Vcc < 30V | 85 | 110 | | 85 | 110 | | dB | | | | Output Sink Current | VPIN 3 = 1V | 1 | 2.5 | | 1 | 2.5 | | mA | | | | Output Source Current | VPIN 3 = 4V | -0.5 | -1.3 | | -0.5 | -1.3 | | mA | | | | Output High Voltage | IPIN 3 = -0.5mA | 4.0 | 4.7 | 5.0 | 4.0 | 4.7 | 5.0 | V | | | | Output Low Voltage | IPIN 3 = 1mA | 0 | 0 .5 | 1.0 | 0 | 0.5 | 1.0 | V | | | | Unity Gain Bandwidth* | | 3 | 5.5 | | 3 | 5.5 | | MHz | | | | Slew Rate* | | 6 | 12 | | 6 | 12 | | V/μs | | | **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for , RT = 3.65k, CT = 1nF, Vcc = 15V, $-55^{\circ}C$ <TA< $125^{\circ}C$ for the UC1825, $-40^{\circ}C$ <TA< $85^{\circ}C$ for the UC2825, and $0^{\circ}C$ <TA< $70^{\circ}C$ for the UC3825, TA=TJ. | PARAMETERS | TEST CONDITIONS | | UC1825<br>UC2825 | | | | | | |-----------------------------|------------------------------------------|------|------------------|------|------|------|------|-------| | | | MIN | TOP | MAX | MIN | TOP | MAX | UNITS | | PWM Comparator Section | | | | | | | | | | Pin 7 Bias Current | VPIN 7 = 0V | | -1 | -5 | | -1 | -5 | μА | | Duty Cycle Range | | 0 | | 80 | 0 | | 85 | % | | Pin 3 Zero DC Threshold | VPIN 7 = 0V | 1.1 | 1.25 | | 1.1 | 1.25 | | V | | Delay to Output* | | | 50 | 80 | | 50 | 80 | ns | | Soft-Start Section | | | | | | | | | | Charge Current | VPIN 8 = 0.5V | 3 | 9 | 20 | 3 | 9 | 20 | μΑ | | Discharge Current | VPIN 8 = 1V | 1 | | | 1 | | | mA | | Current Limit / Shutdown Se | ction | | | | | | | | | Pin 9 Bias Current | 0 < VPIN 9 < 4V | | | 15 | | | 10 | μΑ | | Current Limit Threshold | | 0.9 | 1.0 | 1.1 | 0.9 | 1.0 | 1.1 | V | | Shutdown Threshold | | 1.25 | 1.40 | 1.55 | 1.25 | 1.40 | 1.55 | V | | Delay to Output | | | 50 | 80 | | 50 | 80 | ns | | Output Section | | | | | | | | | | Output Low Level | IOUT = 20mA | | 0.25 | 0.40 | | 0.25 | 0.40 | V | | | IOUT = 200mA | | 1.2 | 2.2 | | 1.2 | 2.2 | V | | Output High Level | IOUT = -20mA | 13.0 | 13.5 | | 13.0 | 13.5 | | V | | | IOUT = -200mA | 12.0 | 13.0 | | 12.0 | 13.0 | | V | | Collector Leakage | Vc = 30V | | 100 | 500 | | 10 | 500 | μΑ | | Rise/Fall Time* | CL = 1nF | | 30 | 60 | | 30 | 60 | ns | | Under-Voltage Lockout Sect | ion | | | | | | | | | Start Threshold | | 8.8 | 9.2 | 9.6 | 8.8 | 9.2 | 9.6 | V | | UVLO Hysteresis | | 0.4 | 0.8 | 1.2 | 0.4 | 0.8 | 1.2 | V | | Supply Current Section | | | | | | | | | | Start Up Current | Vcc = 8V | | 1.1 | 2.5 | | 1.1 | 2.5 | mA | | ICC | VPIN 1, VPIN 7, VPIN 9 = 0V; VPIN 2 = 1V | | 22 | 33 | | 22 | 33 | mA | <sup>\*</sup> This parameter not 100% tested in production but guaranteed by design. #### **Printed Circuit Board Layout Considerations** High speed circuits demand careful attention to layout and component placement. To assure proper performance of the UC1825 follow these rules: 1) Use a ground plane. 2) Damp or clamp parasitic inductive kick energy from the gate of driven MOSFETs. Do not allow the output pins to ring below ground. A series gate resistor or a shunt 1 Amp Schottky diode at the output pin will serve this purpose. 3) Bypass VCc, Vc, and VREF. Use $0.1\mu F$ monolithic ceramic capacitors with low equivalent series inductance. Allow less than 1 cm of total lead length for each capacitor between the bypassed pin and the ground plane. 4) Treat the timing capacitor, CT, like a bypass capacitor. ### **Error Amplifier Circuit** ## **PWM Applications** ### **Oscillator Circuit** ## Forward Technique for Off-Line Voltage Mode Application ## **Constant Volt-Second Clamp Circuit** The circuit shown here will achieve a constant volt-second product clamp over varying input voltages. The ramp generator components, RT and CR are chosen so that the ramp at Pin 9 crosses the 1V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional nor block must be such that the ramp capacitor can be completely discharged during the minimum deadtime. Time (ns) ### **Output Section** ## **Open Loop Laboratory Test Fixture** UC1825's functions and measuring their specifications. pass procedures should be followed. The use of a ground plane is highly recommended. #### Design Example: 50W, 48V to 5V DC to DC Converter - 1.5MHz Clock Frequency 27-Jul-2018 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------------------------|---------| | 5962-87681012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>87681012A<br>UC1825L/<br>883B | Samples | | 5962-8768101EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8768101EA<br>UC1825J/883B | Samples | | 5962-8768101QFA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8768101QF<br>A<br>UC1825W/883B | Samples | | UC1825J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | UC1825J | Samples | | UC1825J883B | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8768101EA<br>UC1825J/883B | Samples | | UC1825L | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | UC1825L | Samples | | UC1825L883B | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>87681012A<br>UC1825L/<br>883B | Samples | | UC1825W883B | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8768101QF<br>A<br>UC1825W/883B | Samples | | UC2825DW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825DW | Samples | | UC2825DWG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825DW | Samples | | UC2825DWTR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825DW | Samples | | UC2825DWTRG4 | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825DW | Samples | | UC2825J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -40 to 85 | UC2825J | Samples | | UC2825N | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | UC2825N | Samples | | UC2825NG4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 85 | UC2825N | Samples | ## PACKAGE OPTION ADDENDUM 27-Jul-2018 | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | UC3825DW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825DW | Samples | | UC3825DWG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825DW | Samples | | UC3825DWTR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825DW | Samples | | UC3825DWTRG4 | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825DW | Samples | | UC3825N | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | UC3825N | Samples | | UC3825NG4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | UC3825N | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 27-Jul-2018 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UC1825, UC2825, UC2825M, UC3825: ■ Catalog: UC3825, UC2825 ● Military: UC2825M, UC1825 Space: UC1825-SP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application # FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. SMALL OUTLINE INTEGRATED CIRCUIT Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040000-2/H SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC #### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.