## 3A, 24V, 1MHz Asynchronous Step-Down Converter ## **General Description** The RT8265 is an asynchronous high voltage buck converter that can support the input voltage range from 4.75V to 24V and the output current can be up to 3A. The IC provides a Feed-forward Voltage Mode operation to achieve the goal of fast line transient response. The RT8265 also provides adjustable soft-start to be a flexible solution for customers. The chip provides protection functions such as cycle-by-cycle current limiting and thermal shutdown protection. In shutdown mode, the regulator draws $25\mu A$ of supply current. The RT8265 is available in a SOP-8 (Exposed Pad) surface mount package. ## **Ordering Information** #### Note: Richtek products are: - RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. #### **Features** - Wide Operating Input Range : 4.75V to 24V - Adjustable Output Voltage Range: 0.8V to 15V - Output Current up to 3A - 25µA Low Shutdown Current - Power MOSFET : $110m\Omega$ - High Efficiency up to 93% - 1MHz Fixed Switching Frequency - Stable with Low ESR Output Ceramic Capacitors - Programmable Soft-Start - Thermal Shutdown - Cycle-By-Cycle Over Current Protection - RoHS Compliant and 100% Lead (Pb)-Free ## **Applications** - Distributed Power Systems - Battery Charger - Pre-Regulator for Linear Regulators ## **Pin Configurations** SOP-8 (Exposed Pad) ## **Typical Application Circuit** **Table 1. Recommended Component Selection** | V <sub>OUT</sub> | R1 (kΩ) | R2(kΩ) | R <sub>C</sub> (kΩ) | C <sub>C</sub> (nF) | Cp (pF) | L1 (μH) | |------------------|---------|--------|---------------------|---------------------|---------|---------| | 15V | 280 | 16 | 360 | 0.1 | Open | 4.7 | | 10V | 180 | 16 | 240 | 0.15 | Open | 4.7 | | 8V | 150 | 16 | 200 | 0.22 | Open | 4.7 | | 5V | 84.5 | 16 | 140 | 0.35 | Open | 4.7 | | 3.3V | 49.9 | 16 | 82 | 0.56 | Open | 4.7 | | 2.5V | 33 | 16 | 68 | 0.68 | Open | 4.7 | | 1.8V | 20 | 16 | 49.9 | 1 | Open | 4.7 | | 1.2V | 8.06 | 16 | 24 | 1.5 | 33 | 4.7 | | 1.1V | 6.04 | 16 | 24 | 1.5 | 33 | 4.7 | # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | воот | High Side Gate Drive Boost Input. BOOT supplies the drive for the high side N-MOSFET switch. Connect a 10nF or greater capacitor from SW to BS to power the high side switch. | | 2 | VIN | Power Input. $V_{\text{IN}}$ supplies the power to the IC, as well as the step-down converter switches. Bypass VIN to GND with a suitable large capacitor to eliminate noise on the input to the IC. | | 3 | SW | Power Switching Output. SW is the switching node that supplies power to the output. Connect the output LC filter from SW to the output load. Note that a capacitor is required from SW to BS to power the high side switch. | | 4,<br>9 (Exposed Pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | | 5 | FB | Feedback Input. FB senses the output voltage to regulate said voltage. The feedback reference voltage is 0.8V typically. | | 6 | СОМР | Compensation Node. COMP is used to compensate the regulation control loop. Connect a series RC network from COMP to GND to compensate the regulation control loop. In some cases, an additional capacitor from COMP to GND is required. | | 7 | EN | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN higher than 1.4V to turn on the regulator, lower than 0.4V to turn it off. If the EN pin is open, it will be pulled to high by internal circuit. | | 8 | SS | Soft-Start Control Input. SS controls the soft start period. Connect a capacitor from SS to GND to set the soft-start period. A $0.1\mu F$ capacitor sets the soft-start period to 10ms. | # **Function Block Diagram** ## Absolute Maximum Ratings (Note 1) | • Supply Voltage, V <sub>IN</sub> | 3V to 26V | |-----------------------------------|-----------| |-----------------------------------|-----------| - BOOT Voltage -----(V<sub>SW</sub> 0.3V) to (V<sub>SW</sub> + 6V) - Power Dissipation, $P_D @ T_A = 25^{\circ}C$ - SOP-8 (Exposed Pad) ------1.333W - Package Thermal Resistance (Note 2) - SOP-8 (Exposed Pad), $\theta_{JA}$ -----75°C/W - Junction Temperature ------ 150°C - Lead Temperature (Soldering, 10 sec.) ------260°C - ESD Susceptibility (Note 3) - HBM (Human Body Mode) ------2kV MM (Machine Mode) ------200V ## **Recommended Operating Conditions** (Note 4) - Supply Voltage, V<sub>IN</sub> ------4.75V to 24V - Enable Voltage, V<sub>EN</sub> ------0V to 5.5V ### **Electrical Characteristics** $(V_{IN} = 12V, T_A = 25^{\circ}C \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------------|-------------------------------|-------|------|-------|------| | Feedback Reference Voltage | $V_{FB}$ | $4.75V \leq V_{IN} \leq 24V$ | 0.784 | 0.8 | 0.816 | V | | High Side Switch-On Resistance | R <sub>DS(ON)1</sub> | | - | 0.11 | | Ω | | Low Side Switch-On Resistance | R <sub>DS</sub> (ON)2 | | | 10 | | Ω | | Switch Leakage | | $V_{EN} = 0V, V_{SW} = 0V$ | | | 10 | μΑ | | Current Limit | I <sub>LIM</sub> | | 3.8 | 5 | | Α | | Oscillator Frequency | f <sub>SW</sub> | | | 1 | | MHz | | Short Circuit Oscillation Frequency | | | | 100 | | kHz | | Maximum Duty Cycle | | | - | 85 | | % | | Minimum On-Time | ton | | | 100 | | ns | | Under Voltage Lockout Threshold | | | 3.8 | 4.2 | 4.65 | V | | Rising | | | 3.0 | 4.2 | 4.00 | V | | Under Voltage Lockout Threshold | | | | 200 | | mV | | Hysteresis | | | | 200 | | IIIV | | En input Low Voltage | | | | | 0.4 | V | | En input High Voltage | | | 1.4 | | | V | | Enable Pull Up Current | | | | 1 | 3 | μΑ | | Shutdown Current | I <sub>SHDN</sub> | $V_{EN} = 0V$ | | 25 | | μΑ | | Quiescent Current | IQ | $V_{EN} = 2V$ , $V_{FB} = 1V$ | - | 8.0 | 1 | mA | | Soft-Start Period | | $C_{SS} = 0.1 \mu F$ | - | 10 | - | ms | | Thermal Shutdown | T <sub>SD</sub> | | | 150 | | °C | - **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - Note 2. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}C$ on a high effective four layers thermal conductivity test board of JEDEC 51-7 thermal measurement standard. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. ## **Typical Operating Characteristics** ## **Application Information** The RT8265 is an asynchronous high voltage buck converter that can support the input voltage range from 4.75V to 24V and the output current can be up to 3A. #### **Output Voltage Setting** The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1. Figure 1. Output Voltage Setting The output voltage is set by an external resistive divider according to the following equation: $$V_{OUT} = V_{FB} \left( 1 + \frac{R1}{R2} \right)$$ Where V<sub>FB</sub> is the feedback reference voltage (0.8V typ.). #### **External Bootstrap Diode** Connect a 10nF low ESR ceramic capacitor between the BOOT pin and SW pin. This capacitor provides the gate driver voltage for the high side MOSFET. It is recommended to add an external bootstrap diode between an external 5V and BOOT pin for efficiency improvement. The external 5V can be a 5V fixed input from system or a 5V output of the RT8265. The bootstrap diode can be a low cost one such as IN4148 or BAT54. This diode is also recommended for high duty cycle operation (when $\frac{\text{VOUT}}{\text{VIN}}$ > 65%) applications. Figure 2 #### Soft-Start The RT8265 contains an external soft-start clamp that gradually raises the output voltage. The soft-start timming can be programed by the external capacitor between SS pin and GND. The chip provides a $15\mu$ A charge current for the external capacitor. If $0.1\mu$ F capacitor is used to set the soft-start and it's period will be 10ms(typ.). #### **Inductor Selection** The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current $\Delta I_L$ increases with higher $V_{IN}$ and decreases with higher inductance. $$\Delta I_{L} = \left[ \frac{V_{OUT}}{f \times L} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$ Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve highest efficiency operation. However, it requires a large inductor to achieve this goal. For the ripple current selection, the value of $\Delta I_L = 0.4 (I_{MAX})$ will be a reasonable starting point. The largest ripple current occurs at the highest $V_{IN}$ . To guarantee that the ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation: $$L = \left[ \frac{V_{OUT}}{f \times \Delta I_{L(MAX)}} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$ #### **Inductor Core Selection** The inductor type must be selected once the value for L is known. Generally speaking, high efficiency converters can not afford the core loss found in low cost powdered iron cores. So, the more expensive ferrite or mollypermalloy cores will be a better choice. The selected inductance rather than the core size for a fixed inductor value is the key for actual core loss. As the inductance increases, core losses decrease. Unfortunately, increase of the inductance requires more turns of wire and therefore the copper losses will increase. Ferrite designs are preferred at high switching frequency due to the characteristics of very low core losses. So, design goals can focus on the reduction of copper loss and the saturation prevention. Ferrite core material saturates "hard", which means that inductance collapses abruptly when the peak design current is exceeded. The previous situation results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and do not radiate energy. However, they are usually more expensive than the similar powdered iron inductors. The rule for inductor choice mainly depends on the price vs. size requirement and any radiated field/EMI requirements. #### **Diode Selection** When the power switch turns off, the path for the current is through the diode connected between the switch output and ground. This forward biased diode must have a minimum voltage drop and recovery times. Schottky diode is recommended and it should be able to handle those current. The reverse voltage rating of the diode should be greater than the maximum input voltage, and current rating should be greater than the maximum load current. For more detail please refer to Table 3. #### CIN and COUT Selection The input capacitance, $C_{\text{IN}}$ , is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The RMS current is given by : $$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For the input capacitor, a $10\mu F$ low ESR ceramic capacitor is recommended. For the recommended capacitor, please refer to table 2 for more detail. The input capacitor has to connect another $10\mu F$ ceramic capacitor between the input and ground when the input voltage is lower than 6.5V. The selection of C<sub>OUT</sub> is determined by the required ESR to minimize voltage ripple. Moreover, the amount of bulk capacitance is also a key for $C_{\text{OUT}}$ selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. The output ripple, $\Delta V_{OUT}$ , is determined by : $$\Delta V_{OUT} \le \Delta I_{L} \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$ The output ripple will be highest at the maximum input voltage since ∆I<sub>L</sub> increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR value. However, it provides lower capacitance density than other types. Although Tantalum capacitors have the highest capacitance density, it is important to only use types that pass the surge test for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR. However, it can be used in cost-sensitive applications for ripple current rating and long term reliability considerations. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing. Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, $V_{IN}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at $V_{IN}$ large enough to damage the part. #### **Checking Transient Response** The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, $V_{OUT}$ immediately shifts by an amount equal to $\Delta I_{LOAD}$ (ESR) also begins to charge or discharge $C_{OUT}$ generating a feedback error signal for the regulator to return $V_{OUT}$ to its steady-state value. During this recovery time, $V_{OUT}$ can be monitored for overshoot or ringing that would indicate a stability problem. #### **Thermal Considerations** For continuous operation, do not exceed the maximum operation junction temperature 125°C. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ Where $T_{J(MAX)}$ is the maximum operation junction temperature 125°C, $T_A$ is the ambient temperature and the $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating conditions specification of RT8265, where $T_{J(MAX)}$ is the maximum junction temperature of the die (125°C) and $T_A$ is the maximum ambient temperature. The junction to ambient thermal resistance $\theta_{JA}$ is layout dependent. For SOP-8 (Exposed Pad) packages, the thermal resistance $\theta_{JA}$ is 75°C/W on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at $T_A = 25$ °C can be calculated by following formula: $$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (75^{\circ}C/W) = 1.333W$$ for SOP-8 (Exposed Pad) packages The maximum power dissipation depends on operating ambient temperature for fixed $T_{J(MAX)}$ and thermal resistance $\theta_{JA}$ . For RT8265 packages, the Figure 3 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed. Figure 3. Derating Curves for RT8265 Packages #### **Layout Consideration** Follow the PCB layout guidelines for optimal performance of RT8265. - Keep the traces of the main current paths as short and wide as possible. - Put the input capacitor as close as possible to the device pins (VIN and GND). - LX node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the LX node to prevent stray capacitive noise pickup. - Connect feedback network behind the output capacitors. Keep the loop area small. Place the feedback components near the RT8265. - Connect all analog grounds to a command node and then connect the command node to the power ground behind the output capacitors. - An example of PCB layout guide is shown in Figure 4 for reference. The resistor divider must be connected as close to the device as possible. Figure 4 Table 1. Suggested Inductors for Typical Application Circuit | Component Supplier | Series | Inductance (mH) | DCR (mW) | Current Rating (A) | Dimensions (mm) | |--------------------|---------|-----------------|----------|--------------------|-----------------| | TDK | RLF7030 | 4.7 | 31 | 3.5 | 7.3 x 6.8 x 3.2 | | TAIYO YUDEN | NR 8040 | 4.7 | 18 | 4.7 | 8 x 8 x 4 | | GOTERND | GSSR2 | 4.7 | 18 | 5.7 | 10 x 10 x 3.8 | Table 2. Suggested Capacitors for $C_{\text{IN}}$ and $C_{\text{OUT}}$ | Component Supplier | Part No. | Capacitance (mF) | Case Size | |--------------------|----------------|------------------|-----------| | MURATA | GRM31CR61E106K | 10 | 1206 | | TDK | C3225X5R1E106K | 10 | 1206 | | TAIYO YUDEN | TMK316BJ106ML | 10 | 1206 | | MURATA | GRM31CR60J476M | 47 | 1206 | | TDK | C3225X5R0J476M | 47 | 1210 | | TAIYO YUDEN | EMK325BJ476MM | 47 | 1210 | **Table 3. Suggested Diode** | Component Supplier | Series | V <sub>RRM</sub> (V) | I <sub>OUT</sub> (A) | Package | |--------------------|--------|----------------------|----------------------|----------| | DIODES | B330A | 30 | 3 | DO-214AC | | DIODES | B340 | 40 | 3 | DO-214AB | | PANJIT | SK33 | 30 | 3 | DO-214AB | | PANJIT | SK34 | 40 | 3 | DO-214AB | www.richtek.com DS8265-02 March 2011 ## **Outline Dimension** | Symbol | | Dimensions | n Millimeters | Dimensions In Inches | | | |----------|---|------------|---------------|----------------------|-------|--| | | | Min | Max | Min | Max | | | Α | | 4.801 | 5.004 | 0.189 | 0.197 | | | В | | 3.810 | 4.000 | 0.150 | 0.157 | | | С | | 1.346 | 1.753 | 0.053 | 0.069 | | | D | | 0.330 | 0.510 | 0.013 | 0.020 | | | F | | 1.194 | 1.346 0.047 | | 0.053 | | | Н | | 0.170 | 0.254 | 0.007 | 0.010 | | | I | | 0.000 | 0.152 | 0.000 | 0.006 | | | J | | 5.791 | 6.200 | 0.228 | 0.244 | | | М | | 0.406 | 1.270 | 0.016 | 0.050 | | | Ontion 1 | Х | 2.000 | 2.300 | 0.079 | 0.091 | | | Option 1 | Υ | 2.000 | 2.300 | 0.079 | 0.091 | | | Option 2 | Х | 2.100 | 2.500 | 0.083 | 0.098 | | | | Υ | 3.000 | 3.500 | 0.118 | 0.138 | | 8-Lead SOP (Exposed Pad) Plastic Package ## **Richtek Technology Corporation** Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 ### **Richtek Technology Corporation** Taipei Office (Marketing) 5F, No. 95, Minchiuan Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.