SCES650I - APRIL 2006-REVISED MARCH 2018 TXB0104 # TXB0104 4-Bit Bidirectional Voltage-level Translator With Automatic Direction Sensing and ±15-kV ESD Protection #### **Features** - 1.2-V to 3.6-V on A Port and 1.65-V to 5.5-V on B Port $(V_{CCA} \le V_{CCB})$ - V<sub>CC</sub> Isolation Feature: If Either V<sub>CC</sub> Input Is at GND, All Outputs Are in the High-Impedance - Output Enable (OE) Input Circuit Referenced to - Low Power Consumption, 5-μA Maximum I<sub>CC</sub> - I OFF Supports Partial Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - A Port: - 2500-V Human-Body Model (A114-B) - 1500-V Charged-Device Model (C101) - B Port: - ±15-kV Human-Body Model (A114-B) - 1500-V Charged-Device Model (C101) ### Applications - Headsets - **Smartphones** - **Tablets** - Desktop PC ### 3 Description This TXB0104 4-bit noninverting translator uses two separate configurable power-supply rails. The A port is designed to track $V_{\text{CCA}}$ . $V_{\text{CCA}}$ accepts any supply voltage from 1.2 V to 3.6 V. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 1.65 V to 5.5 V. This allows for universal low-voltage bidirectional translation between any of the 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, and 5-V voltage nodes. V<sub>CCA</sub> must not exceed V<sub>CCB</sub>. When the OE input is low, all outputs are placed in the high-impedance state. To ensure the highimpedance state during power up or power down, OE must be tied to GND through a pulldown resistor The current sourcing capability of the driver determines the minimum value of the resistor. The TXB0104 device is designed so the OE input circuit is supplied by V<sub>CCA</sub>. This device is fully specified for partial power-down applications using I OFF. The I OFF circuitry disables the outputs, which prevents damaging current backflow through the device when the device is powered down. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|-------------------------------|-------------------| | TXB0104RUT | UQFN (12) | 2.00 mm × 1.70 mm | | TXB0104D | SOIC (14) | 8.65 mm × 3.91 mm | | TXB0104ZXU/GXU | BGA MICROSTAR<br>JUNIOR™ (12) | 2.00 mm × 2.50 mm | | TXB0104PW | TSSOP (14) | 5.00 mm × 4.40 mm | | TXB0104RGY | VQFN (14) | 3.50 mm × 3.50 mm | | TXB0104YZT | DSBGA (12) | 1.40 mm × 1.90 mm | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. #### Typical Application Block Diagram for TXB010X #### **Table of Contents** | 1 | Features 1 | | V <sub>CCB</sub> = 1.8 V to 5 V | 12 | |---|------------------------------------------------------------------------------------------------------|----|---------------------------------------------------|--------| | 2 | Applications 1 | | 6.18 Typical Characteristics | 13 | | 3 | Description 1 | 7 | Parameter Measurement Information | 14 | | 4 | Revision History2 | 8 | Detailed Description | 16 | | 5 | Pin Configuration and Functions3 | | 8.1 Overview | 16 | | 6 | Specifications5 | | 8.2 Functional Block Diagram | 16 | | - | 6.1 Absolute Maximum Ratings 5 | | 8.3 Feature Description | 17 | | | 6.2 ESD Ratings 5 | | 8.4 Device Functional Modes | | | | 6.3 Recommended Operating Conditions | 9 | Application and Implementation | 20 | | | 6.4 Thermal Information | | 9.1 Application Information | 20 | | | 6.5 Electrical Characteristics | | 9.2 Typical Application | 20 | | | 6.6 Timing Requirements: V <sub>CCA</sub> = 1.2 V 8 | 10 | Power Supply Recommendations | 22 | | | 6.7 Timing Requirements: $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V} \dots 8$ | 11 | Layout | 22 | | | 6.8 Timing Requirements: V <sub>CCA</sub> = 1.8 V ± 0.15 V 8 | | 11.1 Layout Guidelines | 22 | | | 6.9 Timing Requirements: V <sub>CCA</sub> = 2.5 V ± 0.2 V 8 | | 11.2 Layout Example | 22 | | | 6.10 Timing Requirements: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V} \dots 8$ | 12 | Device and Documentation Support | 23 | | | 6.11 Switching Characteristics: V <sub>CCA</sub> = 1.2 V 9 | | 12.1 Receiving Notification of Documentation Upda | tes 23 | | | 6.12 Switching Characteristics: V <sub>CCA</sub> = 1.5 V ± 0.1 V 9 | | 12.2 Community Resources | 23 | | | 6.13 Switching Characteristics: V <sub>CCA</sub> = 1.8 V ± 0.15 V 10 | | 12.3 Trademarks | 23 | | | 6.14 Switching Characteristics: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V} 10$ | | 12.4 Electrostatic Discharge Caution | 23 | | | 6.15 Switching Characteristics: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V} 11$ | | 12.5 Glossary | 23 | | | 6.16 Operating Characteristics: V <sub>CCA</sub> = 1.2 V to 1.5 V, V <sub>CCB</sub> = 1.5 V to 1.8 V | 13 | Mechanical, Packaging, and Orderable Information | 24 | | | 6.17 Operating Characteristics: $V_{CCA} = 1.8 \text{ V}$ to 3.3 V, | | | | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision H (Janurary 2018) to Revision I | Page | |-------------------------------------------------------------------------------------------------------------------------------|------| | Updated Pin Functions table | 4 | | Added Pin Assignments table for GXU and ZXU package | 4 | | Added Pin Assignments table for YZT package | 4 | | Updated Layout Example | 22 | | Changes from Revision G (November 2014) to Revision H | Page | | Added package families to package pinout drawings in <i>Pin Configuration and Functions</i> section | 3 | | Added junction temperature range in Absolute Maximum Ratingstable | 5 | | Changed unit from V to kV in ESD Ratings table | 5 | | Changes from Revision F (May 2012) to Revision G | Page | | <ul> <li>Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device</li> </ul> | ce | Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information Submit Documentation Feedback Copyright © 2006–2018, Texas Instruments Incorporated section \_\_\_\_\_\_1 # 5 Pin Configuration and Functions GXU and ZXU Package 12-Pin BGA Microstar Junior Top View YZT Package 12-Pin DSBGA Top View D or PW Package 14-Pin SOIC or TSSOP Top View NC - No internal connection RGY Package 14-Pin VQFN With Exposed Thermal Pad Top View NC - No internal connection RUT Package 12-Pin UQFN Top View Copyright © 2006–2018, Texas Instruments Incorporated Submit Documentation Feedback ### **Pin Functions** | | 1 111 4110410110 | | | | | | | | | | | | |------------------|------------------|-----|-----|----------|-----|-----|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | | | PIN | | | 1/0 | DESCRIPTION | | | | | | | NAME | D, PW | RGY | RUT | GXU, ZXU | YZT | 1/0 | DESCRIPTION | | | | | | | A1 | 2 | 2 | 2 | A1 | А3 | I/O | Input/output 1. Referenced to V <sub>CCA</sub> . | | | | | | | A2 | 3 | 3 | 3 | A2 | В3 | I/O | Input/output 2. Referenced to V <sub>CCA</sub> . | | | | | | | А3 | 4 | 4 | 4 | A3 | C3 | I/O | Input/output 3. Referenced to V <sub>CCA</sub> . | | | | | | | A4 | 5 | 5 | 5 | A4 | D3 | I/O | Input/output 4. Referenced to V <sub>CCA</sub> . | | | | | | | B1 | 13 | 13 | 10 | C1 | A1 | I/O | Input/output 1. Referenced to V <sub>CCB</sub> . | | | | | | | B2 | 12 | 12 | 9 | C2 | B1 | I/O | Input/output 2. Referenced to V <sub>CCB</sub> . | | | | | | | В3 | 11 | 11 | 8 | C3 | C1 | I/O | Input/output 3. Referenced to V <sub>CCB</sub> . | | | | | | | B4 | 10 | 10 | 7 | C4 | D1 | I/O | Input/output 4. Referenced to V <sub>CCB</sub> . | | | | | | | GND | 7 | 7 | 6 | B4 | D2 | _ | Ground | | | | | | | NC | 6, 9 | 6,9 | _ | - | _ | _ | No connection. Not internally connected. | | | | | | | OE | 8 | 8 | 12 | В3 | C2 | I | Tri-state output-mode enable. Pull OE low to place all outputs in tri-state mode. Referenced to V <sub>CCA</sub> . | | | | | | | V <sub>CCA</sub> | 1 | 1 | 1 | B2 | B2 | _ | A-port supply voltage 1.2 V $\leq$ V <sub>CCA</sub> $\leq$ 3.6 V and V <sub>CCA</sub> $\leq$ V <sub>CCB</sub> . | | | | | | | V <sub>CCB</sub> | 14 | 14 | 11 | B1 | A2 | _ | B-port supply voltage 1.65 V ≤ V <sub>CCB</sub> ≤ 5.5 V. | | | | | | | Thermal pad | _ | | _ | _ | _ | _ | For the RGY package, the exposed center thermal pad must either be connected to Ground or left electrically open. | | | | | | ### Pin Assignments: GXU and ZXU Package | | Α | В | С | |---|----|------------------|----| | 4 | A4 | GND | B4 | | 3 | А3 | OE | B3 | | 2 | A2 | V <sub>CCA</sub> | B2 | | 1 | A1 | V <sub>CCB</sub> | B1 | # Pin Assignments: YZT Package | | 3 | 2 | 1 | |---|----|------------------|----| | D | A4 | GND | B4 | | С | А3 | OE | B3 | | В | A2 | V <sub>CCA</sub> | B2 | | Α | A1 | V <sub>CCB</sub> | B1 | ### 6 Specifications # 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | | |-------------------------------------------------------------------------|--------------------|------|------------------------|------|--| | Supply voltage, V <sub>CCA</sub> | | -0.5 | 4.6 | | | | Supply voltage, V <sub>CCB</sub> | | -0.5 | 6.5 | V | | | Innut valtage V | A port | -0.5 | 4.6 | V | | | Input voltage, V <sub>I</sub> | B port | -0.5 | 6.5 | V | | | Voltage applied to any output in the high-impedance or power-off state, | A port | -0.5 | 4.6 | | | | $V_0$ | B port | -0.5 | 6.5 | V | | | Voltage applied to any output in the high or low state, $V_{O}^{(2)}$ | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | | voltage applied to any output in the high or low state, $v_0^{(-)}$ | B port | -0.5 | V <sub>CCB</sub> + 0.5 | | | | Input clamp current, I <sub>IK</sub> | V <sub>I</sub> < 0 | | -50 | mA | | | Output clamp current, I <sub>OK</sub> | V <sub>O</sub> < 0 | | -50 | mA | | | Continuous output current, I <sub>O</sub> | | -50 | 50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | -100 | 100 | mA | | | | Junction temperature range, T <sub>J</sub> | | | 150 | °C | | | Storage temperature range, T <sub>stg</sub> | | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|--------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | A port | ±2.5 | | | ., | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | B port | ±15 | LA / | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | A port | ±1.5 | kV | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | B port | ±1.5 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The value of $V_{CCA}$ and $V_{CCB}$ are provided in the recommended operating conditions table. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1)(2) | | | | | | MIN | MAX | UNIT | | |---------------------------------------|-------------------------------------------------|---------------|---------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------|---------------------------------|------|--| | $V_{CCA}$ | Supply voltage | | | | 1.2 | 3.6 | V | | | $V_{CCB}$ | Supply voltage | | | | 1.65 | 5.5 | V | | | V <sub>IH</sub> | High lovel input veltage | Data inputs | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | V <sub>CCI</sub> × 0.65 <sup>(3)</sup> | V <sub>CCI</sub> | V | | | *10 | High-level input voltage | OE | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | V <sub>CCA</sub> × 0.65 | 5.5 | V | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Low-level input voltage | Data inputs | $V_{CCA} = 1.2 \text{ V to } 5.5 \text{ V}$<br>$V_{CCB} = 1.65 \text{ V to } 5.5 \text{ V}$ | | 0 | $V_{\rm CCI} \times 0.35^{(3)}$ | V | | | V <sub>IL</sub> | | OE | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | 0 | $V_{CCA} \times 0.35$ | V | | | \/ | Voltage applied to any | A-port | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | 0 | 3.6 | V | | | Vo | output in the high-impedance or power-off state | B-port | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | 0 | 5.5 | ٧ | | | | Input transition rise or fall rate | A-port inputs | V <sub>CCA</sub> = 1.2 V to 3.6 V<br>V <sub>CCB</sub> = 1.65 V to 5.5 V | | | 40 | | | | Δt/Δν | | B-port | V <sub>CCA</sub> = 1.2 V to 3.6 V | V <sub>CCB</sub> = 1.65 V to 3.6 V | | 40 | ns/V | | | | | inputs | VCCA = 1.2 V to 3.6 V | V <sub>CCB</sub> = 4.5 V to 5.5 V | | 30 | | | | $T_A$ | Operating free-air temperature | ! | | | -40 | 85 | °C | | The A and B sides of an unused data I/O pair must be held in the same state, that is, both at $V_{CCI}$ or both at GND. $V_{CCA}$ must be less than or equal to $V_{CCB}$ and must not exceed 3.6 V. $V_{CCI}$ is the supply voltage associated with the input port. #### 6.4 Thermal Information | | | TXB0104 | | | | | | | | | | |----------------------|----------------------------------------------|---------|---------|---------|---------|---------|---------|------|--|--|--| | | THERMAL METRIC <sup>(1)</sup> | D | GXU/ZXU | PW | RGY | RUT | YZT | UNIT | | | | | | | 14 PINS | 12 PINS | 14 PINS | 14 PINS | 12 PINS | 12 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 90.7 | 127.1 | 121.0 | 52.8 | 119.8 | 89.2 | | | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 50.5 | 92.8 | 50.0 | 67.7 | 42.6 | 0.9 | | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 45.4 | 62.2 | 62.8 | 28.9 | 52.5 | 14.4 | 0CAM | | | | | ΨЈТ | Junction-to-top characterization parameter | 14.7 | 2.3 | 6.4 | 2.6 | 0.7 | 3.0 | °C/W | | | | | ΨЈВ | Junction-to-board characterization parameter | 45.1 | 62.2 | 62.2 | 29.0 | 52.3 | 14.4 | | | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | _ | _ | _ | _ | _ | | | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics (1)(2) over recommended operating free-air temperature range (unless otherwise noted) | Б. | DAMETED | TEST CONDITIONS | | V | T <sub>A</sub> | = 25°C | | -40°C to 8 | LINUT | | | |-----------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|------------------|------------------|----------------|--------|-----|------------------------|-------|-----------|--| | PA | RAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | MIN | MAX | UNIT | | | \/ | Port A output | 1 - 20 | 1.2 V | | | 1.1 | | | | V | | | $V_{OHA}$ | high voltage | $I_{OH} = -20 \mu A$ | 1.4 V to 3.6 V | | | | | V <sub>CCA</sub> - 0.4 | | V | | | \/ | Port A output | I - 20 ·· A | 1.2 V | | | 0.3 | | | | > | | | $V_{OLA}$ | low voltage | $I_{OL} = 20 \mu A$ | 1.4 V to 3.6 V | | | | | | 0.4 | V | | | $V_{OHB}$ | Port B output high voltage | I <sub>OH</sub> = -20 μA | | 1.65 V to 5.5 V | | | | V <sub>CCB</sub> - 0.4 | | V | | | $V_{OLB}$ | Port B output low voltage | I <sub>OL</sub> = 20 μA | | 1.65 V to 5.5 V | | | | | 0.4 | V | | | I <sub>I</sub> | Inflection-<br>point current | OE:<br>V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.2 V to 3.6 V | 1.65 V to 5.5 V | -1 | | 1 | -2 | 2 | μА | | | l " | Off-state | A port:<br>$V_I$ or $V_O = 0$ to 3.6 V | 0 V | 0 V to 5.5 V | -1 | | 1 | -2 | 2 | μА | | | l <sub>off</sub> | current | B port:<br>$V_I$ or $V_O = 0$ to 5.5 V | 0 V to 3.6 V | 0 V | -1 | | 1 | -2 | 2 | μΛ | | | l <sub>OZ</sub> | High-<br>impedance-<br>state output<br>current | A or B port:<br>OE = GND | 1.2 V to 3.6 V | 1.65 V to 5.5 V | -1 | | 1 | -2 | 2 | μА | | | | V <sub>CCA</sub> supply current | | 1.2 V | 1.65 V to 5.5 V | | 0.06 | | | | | | | | | $V_I = V_{CCI}$ or GND | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | 5 | | | | I <sub>CCA</sub> | | I <sub>O</sub> = 0 | 3.6 V | 0 V | | | | | 2 | μΑ | | | | | | 0 V | 5.5 V | | | | | -2 | ı | | | | | | 1.2 V | 1.65 V to 5.5 V | | 3.4 | | | | | | | | V <sub>CCB</sub> supply | V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | 5 | μА | | | I <sub>CCB</sub> | current | $I_{O} = 0$ | 3.6 V | 0 V | | | | | -2 | | | | | | | 0 V | 5.5 V | | | | | 2 | | | | $I_{CCA}$ | Combined | V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.2 V | 1.65 V to 5.5 V | | 3.5 | | | | | | | +<br>I <sub>CCB</sub> | supply<br>current | $I_{O} = 0$ | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | | | | 10 | μΑ | | | ООВ | High- | | 1.2 V | 1.65 V to 5.5 V | | 0.05 | | | | | | | I <sub>CCZA</sub> | impedance<br>state, V <sub>CCA</sub><br>supply<br>current | $V_I = V_{CCI}$ or GND $I_O = 0$ , OE = GND | 1.4 V to 3.6 V | 1.65 V to 5.5 V | | 0.03 | | 5 | | μА | | | | High- | | 1.2 V | 1.65 V to 5.5 V | | 3.3 | | | | | | | I <sub>CCZB</sub> | impedance<br>state, V <sub>CCB</sub><br>supply<br>current | V <sub>I</sub> = V <sub>CCI</sub> or GND<br>I <sub>O</sub> = 0,<br>OE = GND | | | | 5 | μА | | | | | | Ci | Input capacitance | OE | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 3 | | | 4 | pF | | | - | Input-to- | A port | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 5 | | | 6 | . <u></u> | | | C <sub>io</sub> | output<br>internal<br>capacitance | B port | 1.2 V to 3.6 V | 1.65 V to 5.5 V | | 11 | | | 14 | pF | | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} \ \hbox{is the supply voltage associated with the input port.} \\ \hbox{(2)} & V_{CCO} \ \hbox{is the supply voltage associated with the output port.} \end{array}$ ### 6.6 Timing Requirements: V<sub>CCA</sub> = 1.2 V $T_A = 25^{\circ}C, V_{CCA} = 1.2 \text{ V}$ | TA = 25 O; VCCA = 1.2 V | | | | | | | | | | | | | | | | |-------------------------|----------------|--------------------------|-----|-------------------|-----|-----|--------------------------|-----|-----|------------------------|-----|-----|------|------|------| | | | V <sub>CCB</sub> = 1.8 V | | $V_{CCB} = 2.5 V$ | | | V <sub>CCB</sub> = 3.3 V | | | V <sub>CCB</sub> = 5 V | | | UNIT | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | | Data rate | | | 20 | | | 20 | | | 20 | | | 20 | | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs | | 50 | | | 50 | | | 50 | | | 50 | | ns | # 6.7 Timing Requirements: $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ (unless otherwise noted) | | | | = 1.8 V<br>.15 V | | = 2.5 V<br>.2 V | | = 3.3 V<br>0.3 V | V <sub>CCB</sub> ± 0. | | UNIT | |----------------|----------------------------|-----|------------------|-----|-----------------|-----|------------------|-----------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | | 40 | | 40 | | 40 | | 40 | Mbps | | t <sub>w</sub> | Pulse duration Data inputs | 25 | | 25 | | 25 | | 25 | | ns | # 6.8 Timing Requirements: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (unless otherwise noted) | | | | V <sub>CCB</sub> = ± 0.1 | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | = 2.5 V<br>.2 V | V <sub>CCB</sub> = ± 0. | = 3.3 V<br>3 V | V <sub>CCB</sub> ± 0. | = 5 V<br>.5 V | UNIT | |----------------|---------------------|-----------|--------------------------|--------------------------------------|-----|-----------------|-------------------------|----------------|-----------------------|---------------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | | | 60 | | 60 | | 60 | | 60 | Mbps | | t <sub>w</sub> | Pulse duration Date | ta inputs | 17 | | 17 | | 17 | | 17 | | ns | ### 6.9 Timing Requirements: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (unless otherwise noted) | | · | | V <sub>CCB</sub> | = 2.5 V<br>0.2 V | V <sub>CCB</sub> | = 3.3 V<br>.3 V | V <sub>CCE</sub> | 3 = 5 V<br>0.5 V | UNIT | |----------------|----------------|-------------|------------------|------------------|------------------|-----------------|------------------|------------------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | Data rate | | | 100 | | 100 | | 100 | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs | 10 | | 10 | | 10 | | ns | # 6.10 Timing Requirements: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) | | | | V <sub>CCB</sub> ± 0 | = 3.3 V<br>0.3 V | V <sub>CCB</sub> | = 5 V<br>.5 V | UNIT | |----------------|----------------|-------------|----------------------|------------------|------------------|---------------|------| | | | | MIN | MAX | MIN | MAX | | | | Data rate | | | 100 | | 100 | Mbps | | t <sub>w</sub> | Pulse duration | Data inputs | 10 | | 10 | | ns | # 6.11 Switching Characteristics: V<sub>CCA</sub> = 1.2 V $T_A = 25^{\circ}C, V_{CCA} = 1.2 \text{ V}$ | DA | RAMETER | TEST | V <sub>CCB</sub> = | = 1.8 V | | V <sub>cc</sub> | <sub>B</sub> = 2.5 V | | V <sub>cc</sub> | <sub>B</sub> = 3.3 V | | Vcc | <sub>CB</sub> = 5 V | | UNIT | |-----------------------------------|----------------------------------------|-----------------------------|--------------------|---------|-----|-----------------|----------------------|-----|-----------------|----------------------|-----|-----|---------------------|-----|------| | PA | KAWEIEK | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | Propagation | A-to-B | | 6.9 | | | 5.7 | | | 5.3 | | | 5.5 | | ns | | t <sub>pd</sub> | delay time | B-to-A | | 7.4 | | | 6.4 | | | 6 | | | 5.8 | | 115 | | | Enable time | OE-to-A | | 1 | | | 1 | | | 1 | | | 1 | | | | t <sub>en</sub> | Eliable lille | OE-to-B | | 1 | | | 1 | | | 1 | | | 1 | | μs | | | Disable time | OE-to-A | | 18 | | | 15 | | | 14 | | | 14 | | 20 | | t <sub>dis</sub> | Disable time | OE-to-B | | 20 | | | 17 | | | 16 | | | 16 | | ns | | t <sub>rA</sub> , t <sub>fA</sub> | Input rise<br>time, input<br>fall time | A-port rise and fall times | | 4.2 | | | 4.2 | | | 4.2 | | | 4.2 | | ns | | t <sub>rB</sub> , t <sub>fB</sub> | Input rise<br>time, input<br>fall time | B-port rise and fall times | | 2.1 | | | 1.5 | | | 1.2 | | | 1.1 | | ns | | t <sub>SK(O)</sub> | Skew (time),<br>output | Channel-to-<br>channel skew | | 0.4 | | | 0.5 | | | 0.5 | | | 1.4 | | ns | | | Maximum<br>data rate | | | 20 | | | 20 | | | 20 | | | 20 | | Mbps | # 6.12 Switching Characteristics: $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ (unless otherwise noted) | PA | ARAMETER | TEST<br>CONDITIONS | | = 1.8 V<br>15 V | | = 2.5 V<br>.2 V | | = 3.3 V<br>0.3 V | | = 5 V<br>.5 V | UNIT | |-----------------------------------|----------------------------------------|----------------------------------|-----|-----------------|-----|-----------------|-----|------------------|-----|---------------|------| | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Propagation | A-to-B | 1.4 | 12.9 | 1.2 | 10.1 | 1.1 | 10 | 0.8 | 9.9 | | | t <sub>pd</sub> | delay time | B-to-A | 0.9 | 14.2 | 0.7 | 12 | 0.4 | 11.7 | 0.3 | 13.7 | ns | | | Facility times | OE-to-A | | 1 | | 1 | | 1 | | 1 | | | t <sub>en</sub> | Enable time | OE-to-B | | 1 | | 1 | | 1 | | 1 | μs | | | D: 11 6 | OE-to-A | 5.9 | 31 | 5.7 | 25.9 | 5.6 | 23 | 5.7 | 22.4 | | | t <sub>dis</sub> | Disable time | OE-to-B | 5.4 | 30.3 | 4.9 | 22.8 | 4.8 | 20 | 4.9 | 19.5 | ns | | t <sub>rA</sub> , t <sub>fA</sub> | Input rise<br>time, input<br>fall time | A-port<br>rise and<br>fall times | 1.4 | 5.1 | 1.4 | 5.1 | 1.4 | 5.1 | 1.4 | 5.1 | ns | | t <sub>rB</sub> , t <sub>fB</sub> | Input rise<br>time, input<br>fall time | B-port<br>rise and<br>fall times | 0.9 | 4.5 | 0.6 | 3.2 | 0.5 | 2.8 | 0.4 | 2.7 | ns | | t <sub>SK(O)</sub> | Skew (time),<br>output | Channel-to-<br>channel skew | | 0.5 | | 0.5 | | 0.5 | | 0.5 | ns | | | Maximum<br>data rate | | 40 | | 40 | | 40 | | 40 | | Mbps | # 6.13 Switching Characteristics: $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (unless otherwise noted) | PAF | RAMETER | TEST<br>CONDITIONS | | = 1.8 V<br>15 V | | = 2.5 V<br>.2 V | V <sub>CCB</sub> = ± 0. | | | = 5 V<br>.5 V | UNIT | |-----------------------------------|----------------------------------------|----------------------------------|-----|-----------------|-----|-----------------|-------------------------|------|-----|---------------|------| | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Propagation | A-to-B | 1.6 | 11 | 1.4 | 7.7 | 1.3 | 6.8 | 1.2 | 6.5 | 20 | | t <sub>pd</sub> | delay time | B-to-A | 1.5 | 12 | 1.3 | 8.4 | 1 | 7.6 | 0.9 | 7.1 | ns | | | Cashla tima | OE-to-A | | 1 | | 1 | | 1 | | 1 | | | t <sub>en</sub> | Enable time | OE-to-B | | 1 | | 1 | | 1 | | 1 | μs | | | Disable | OE-to-A | 5.9 | 31 | 5.1 | 21.3 | 5 | 19.3 | 5 | 17.4 | | | t <sub>dis</sub> | time | OE-to-B | 5.4 | 30.3 | 4.4 | 20.8 | 4.2 | 17.9 | 4.3 | 16.3 | ns | | t <sub>rA</sub> , t <sub>fA</sub> | Input rise<br>time, input<br>fall time | A-port<br>rise and<br>fall times | 1 | 4.2 | 1.1 | 4.1 | 1.1 | 4.1 | 1.1 | 4.1 | ns | | t <sub>rB</sub> , t <sub>fB</sub> | Input rise<br>time, input<br>fall time | B-port<br>rise and<br>fall times | 0.9 | 3.8 | 0.6 | 3.2 | 0.5 | 2.8 | 0.4 | 2.7 | ns | | t <sub>SK(O)</sub> | Skew<br>(time),<br>output | Channel-to-<br>channel skew | | 0.5 | | 0.5 | | 0.5 | | 0.5 | ns | | | Maximum<br>data rate | | 60 | | 60 | | 60 | | 60 | | Mbps | # 6.14 Switching Characteristics: $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (unless otherwise noted) | DAF | AMETER | TEST | V <sub>CCB</sub> = 2. | 5 V ± 0.2 V | V <sub>CCB</sub> = 3.3 | 3 V ± 0.3 V | V <sub>CCB</sub> = 5 | V ± 0.5 V | LINUT | |-----------------------------------|----------------------------------------|----------------------------------|-----------------------|-------------|------------------------|-------------|----------------------|-----------|-------| | PAR | RAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Propagatio | A-to-B | 1.1 | 6.3 | 1 | 5.2 | 0.9 | 4.7 | | | t <sub>pd</sub> | n delay<br>time | B-to-A | 1.2 | 6.6 | 1.1 | 5.1 | 0.9 | 4.4 | ns | | | Enable | OE-to-A | | 1 | | 1 | | 1 | | | t <sub>en</sub> | time | OE-to-B | | 1 | | 1 | | 1 | μS | | | Disable | OE-to-A | 5.1 | 21.3 | 4.6 | 15.2 | 4.6 | 13.2 | | | t <sub>dis</sub> | time | OE-to-B | 4.4 | 20.8 | 3.8 | 16 | 3.9 | 13.9 | ns | | $t_{rA}, t_{fA}$ | Input rise<br>time, input<br>fall time | A-port<br>rise and<br>fall times | 0.8 | 3 | 0.8 | 3 | 0.8 | 3 | ns | | t <sub>rB</sub> , t <sub>fB</sub> | Input rise<br>time, input<br>fall time | B-port<br>rise and<br>fall times | 0.7 | 2.6 | 0.5 | 2.8 | 0.4 | 2.7 | ns | | t <sub>SK(O)</sub> | Skew<br>(time),<br>output | Channel-to-<br>channel skew | | 0.5 | | 0.5 | | 0.5 | ns | | | Maximum<br>data rate | | 100 | | 100 | | 100 | | Mbps | # 6.15 Switching Characteristics: $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) | DA | DAMETED | TEST | $V_{CCB} = 3.3$ | 3 V ± 0.3 V | V <sub>CCB</sub> = 5 | V ± 0.5 V | LINUT | |--------------------|----------------------------------------|----------------------------------|-----------------|-------------|----------------------|-----------|-------| | PAI | RAMETER | CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | | Propagation | A-to-B | 0.9 | 4.7 | 0.8 | 4 | 20 | | t <sub>pd</sub> | delay time | B-to-A | 1 | 4.9 | 0.9 | 3.8 | ns | | | Facilia das | OE-to-A | | 1 | | 1 | | | t <sub>en</sub> | Enable time | OE-to-B | | 1 | | 1 | μS | | | Diochlo ti | OE-to-A | 4.6 | 15.2 | 4.3 | 12.1 | n- | | t <sub>dis</sub> | Disable time | OE-to-B | 3.8 | 16 | 3.4 | 13.2 | ns | | $t_{rA},t_{fA}$ | Input rise<br>time, input<br>fall time | A-port<br>rise and<br>fall times | 0.7 | 2.5 | 0.7 | 2.5 | ns | | $t_{rB}, t_{fB}$ | Input rise<br>time, input<br>fall time | B-port<br>rise and<br>fall times | 0.5 | 2.1 | 0.4 | 2.7 | ns | | t <sub>SK(O)</sub> | Skew<br>(time),<br>output | Channel-to-<br>channel skew | | 0.5 | | 0.5 | ns | | | Maximum<br>data rate | | 100 | | 100 | | Mbps | # 6.16 Operating Characteristics: $V_{CCA} = 1.2 \text{ V}$ to 1.5 V, $V_{CCB} = 1.5 \text{ V}$ to 1.8 V $T_A = 25$ °C | DA | RAMETER | TEST CO | NDITIONS | V <sub>CCA</sub> = 1.2 V | /, V <sub>CCB</sub> | =1.5 V | V <sub>CCA</sub> = 1.2 | V, V <sub>CCB</sub> | = 1.8 V | V <sub>CCA</sub> = 1.5 | V, V <sub>CCB</sub> = | = 1.8 V | UNIT | |------------------|----------------------------|--------------------------------------------------------|--------------------------------|--------------------------|---------------------|--------|------------------------|---------------------|---------|------------------------|-----------------------|---------|------| | PA | KAWEIEK | IESI CO | INDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | C | Power | 0 0 | A-port input,<br>B-port output | | 7.8 | | | 10 | | | 9 | | | | C <sub>pdA</sub> | dissipation capacitance | $C_L = 0$<br>f = 10 MHz<br>$t_r = t_f = 1 \text{ ns}$ | B-port input,<br>A-port output | | 12 | | | 11 | | | 11 | | ~F | | | Power | OE = V <sub>CCA</sub><br>(outputs | A-port input,<br>B-port output | | 38.1 | | | 28 | | | 28 | | pF | | C <sub>pdB</sub> | dissipation capacitance | enabled) | B-port input,<br>A-port output | | 25.4 | | | 19 | | | 18 | | | | | Power | 0 0 | A-port input,<br>B-port output | | 0.01 | | | 0.01 | | | 0.01 | | | | C <sub>pdA</sub> | dissipation capacitance | $C_L = 0$<br>f = 10 MHz<br>$t_r = t_f = 1 \text{ ns}$ | B-port input,<br>A-port output | | 0.01 | | | 0.01 | | | 0.01 | | ~F | | | Power | OE = GND<br>(outputs | A-port input,<br>B-port output | | 0.01 | | | 0.01 | | | 0.01 | | pF | | C <sub>pdB</sub> | dissipation<br>capacitance | disabled) | B-port input,<br>A-port output | | 0.01 | | | 0.01 | | | 0.01 | | | # 6.17 Operating Characteristics: $V_{CCA} = 1.8 \text{ V}$ to 3.3 V, $V_{CCB} = 1.8 \text{ V}$ to 5 V $T_A = 25^{\circ}C$ | | RAMETER | TEST CO | ONDITIONS | | <sub>CA</sub> = 1.8<br><sub>CB</sub> =1.8 | | | <sub>CA</sub> = 2.5<br><sub>CB</sub> = 2.5 | | | <sub>:A</sub> = 2.5<br>: <sub>CB</sub> = 5 | | | <sub>CA</sub> = 3.3 \<br>3.3 V to | | UNIT | |------------------|-------------------|--------------------------------------------------------|--------------------------------|-----|-------------------------------------------|-----|------|--------------------------------------------|-----------|-----|--------------------------------------------|-----|------|-----------------------------------|-----|------| | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | _ | Power dissipation | $C_1 = 0$ | A-port input,<br>B-port output | | 8 | | | 8 | | | 8 | | | 9 | | | | C <sub>pdA</sub> | capacitanc<br>e | f = 10 MHz<br>$t_r = t_f = 1 \text{ ns}$ | B-port input,<br>A-port output | | 11 | | | 11 | | | 11 | | | 11 | | pF | | | Power dissipation | OE = V <sub>CCA</sub><br>(outputs<br>enabled) | A-port input,<br>B-port output | | 28 | | | 29 | | | 29 | | | 29 | | рг | | C <sub>pdB</sub> | capacitanc<br>e | enableu) | B-port input,<br>A-port output | | 18 | | | 19 | | | 21 | | | 22 | | | | _ | Power dissipation | 0 0 | A-port input,<br>B-port output | | 0.01 | | | 0.01 | | | 0.01 | | | 0.01 | | | | C <sub>pdA</sub> | capacitanc<br>e | $C_L = 0$<br>f = 10 MHz<br>$t_r = t_f = 1 \text{ ns}$ | B-port input,<br>A-port output | | 0.01 | | | 0.01 | | | 0.01 | | | 0.01 | | ~F | | _ | Power dissipation | OE = GND<br>(outputs<br>disabled) | A-port input,<br>B-port output | | 0.01 | | 0.01 | | 0.01 0.01 | | 0.01 | | 0.03 | | pF | | | C <sub>pdB</sub> | capacitanc<br>e | uisabieu) | B-port input,<br>A-port output | | 0.01 | | | 0.01 | | | 0.01 | | | 0.04 | | | # 6.18 Typical Characteristics Submit Documentation Feedback Product Folder Links: TXB0104 #### 7 Parameter Measurement Information Unless otherwise noted, all input pulses are supplied by generators that have the following characteristics: - PRR 10 MHz - $Z_0 = 50 \text{ W}$ - dv/dt ≥ 1 V/ns #### NOTE All parameters and waveforms are not applicable to all devices. (1) The outputs are measured one at a time, with one transition per measurement. Figure 4. Load Circuit For Maximum Data Rate: Pulse Duration, Propagation Delay Output Rise, And Fall Time Measurement (1) The outputs are measured one at a time, with one transition per measurement. Figure 5. Load Circuit For Enable / Disable Time Measurement Table 1. Switch Position For Enable / Disable Time Measurement (See Figure 5) | TEST | S1 | |-------------------------------------|----------------------| | t <sub>PZL</sub> , t <sub>PLZ</sub> | 2 × V <sub>CCO</sub> | | t <sub>PHZ</sub> , t <sub>PZH</sub> | Open | - (1) $V_{CCI}$ is the $V_{CC}$ associated with the input port. - (2) $V_{CCO}$ is the $_{VCC}$ associated with the output port. - (3) $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - (4) The outputs are measured one at a time, with one transition per measurement. Figure 6. Voltage Waveforms Propagation Delay Times Figure 7. Voltage Waveforms Pulse Duration #### 8 Detailed Description #### 8.1 Overview The TXB0104 device is a 4-bit, directionless voltage-level translator specifically designed for translating logic voltage levels. The A port is able to accept I/O voltages ranging from 1.2 V to 3.6 V, while the B port can accept I/O voltages from 1.65 V to 5.5 V. The device is a buffered architecture with edge-rate accelerators (one-shots) to improve the overall data rate. This device can only translate push-pull CMOS logic outputs. If for open-drain signal translation, please refer to Tl's TXS010X products. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Architecture The TXB0104 device architecture (see Figure 8) does not require a direction-control signal to control the direction of data flow from A to B or from B to A. In a DC state, the output drivers of the device maintain a high or low, but are designed to be weak, so the output drivers can be overdriven by an external driver when data on the bus flows the opposite direction. The output one-shots detect rising or falling edges on the A or B ports. During a rising edge, the one-shot turns on the PMOS transistors (T1, T3) for a short duration, which speeds up the low-to-high transition. Similarly, during a falling edge, the one-shot turns on the NMOS transistors (T2, T4) for a short duration, which speeds up the high-to-low transition. The typical output impedance during output transition is 70 $\Omega$ at V<sub>CCO</sub> = 1.2 V to 1.8 V, 50 $\Omega$ at V<sub>CCO</sub> = 1.8 V to 3.3 V, and 40 $\Omega$ at V<sub>CCO</sub> = 3.3 V to 5 V. Figure 8. Architecture of TXB0104 Device I/O Cell #### **Feature Description (continued)** #### 8.3.2 Input Driver Requirements Typical $I_{IN}$ vs $V_{IN}$ characteristics of the device are shown in Figure 9. For proper operation, the device driving the data I/Os of the TXB0104 device must have drive strength of at least $\pm 2$ mA. - (1) $V_T$ is the input threshold of the TXB0104 device, (typically $V_{CC}$ / 2). - (2) V<sub>D</sub> is the supply voltage of the external driver. Figure 9. Typical I<sub>IN</sub> vs V<sub>IN</sub> Curve #### 8.3.3 Output Load Considerations TI recommends careful PCB layout practices with short PCB trace lengths to avoid excessive capacitive loading and to ensure that proper O.S. triggering takes place. PCB signal trace-lengths must be kept short enough such that the round trip delay of any reflection is less than the one-shot duration. This improves signal integrity by ensuring that any reflection sees a low impedance at the driver. The O.S. circuits have been designed to stay on for approximately 10 ns. The maximum capacitance of the lumped load that can be driven also depends directly on the one-shot duration. With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail. The O.S. duration has been set to best optimize trade-offs between dynamic ICC, load driving capability, and maximum bit-rate considerations. Both PCB trace length and connectors add to the capacitance that the device output sees, so it is recommended that this lumped-load capacitance be considered to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects. #### **Feature Description (continued)** #### 8.3.4 Enable and Disable The TXB0104 device has an OE input that is used to disable the device by setting OE = low, which places all I/Os in the high-impedance (Hi-Z) state. The disable time ( $t_{dis}$ ) indicates the delay between when OE goes low and when the outputs acutally get disabled (Hi-Z). The enable time ( $t_{en}$ ) indicates the amount of time the user must allow for the one-shot circuitry to become operational after OE is taken high. #### 8.3.5 Pullup or Pulldown Resistors on I/O Lines The device is designed to drive capacitive loads of up to 70 pF. The output drivers of the TXB0104 device have low dc drive strength. If pullup or pulldown resistors are connected externally to the data I/Os, their values must be kept higher than 50 k $\Omega$ to ensure that they do not contend with the output drivers of the TXB0104 device. For the same reason, the TXB0104 device must not be used in applications such as $I^2C$ or 1-Wire where an open-drain driver is connected on the bidirectional data I/O. For these applications, use a device from the TI TXS01xx series of level translators. #### 8.4 Device Functional Modes The device has two functional modes, enabled and disabled. To disable the device, set the OE input to low, which places all I/Os in a high impedance state. Setting the OE input to high will enable the device. ### 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers must validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TXB0104 device can be used in level-translation applications for interfacing devices or systems operating at different interface voltages with one another. It can only translate push-pull CMOS logic outputs. If for open-drain signal translation, please refer to TI TXS010X products. Any external pulldown or pullup resistors are recommended larger than 50 k $\Omega$ . ### 9.2 Typical Application #### 9.2.1 Design Requirements For this design example, use the parameters listed in Table 2. And make sure the $V_{CCA} \le V_{CCB}$ . **Table 2. Design Parameters** | DESIGN PARAMETERS | EXAMPLE VALUE | | | | | |----------------------|-----------------|--|--|--|--| | Input voltage range | 1.2 V to 3.6 V | | | | | | Output voltage range | 1.65 V to 5.5 V | | | | | #### 9.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Use the supply voltage of the device that is driving the TXB0104 device to determine the input voltage range. For a valid logic high, the value must exceed the $V_{IH}$ of the input port. For a valid logic low, the value must be less than the $V_{IL}$ of the input port. - Output voltage range - Use the supply voltage of the device that the device is driving to determine the output voltage range. - External pullup or pulldown resistors are not recommended. If mandatory, it is recommended that the value must be larger than 50 $k\Omega$ . - $\bullet$ An external pulldown or pullup resistor decreases the output $V_{OH}$ and $V_{OL}$ . Use the below equations to draft estimate the $V_{OH}$ and $V_{OL}$ as a result of an external pulldown and pullup resistor. $$\begin{split} V_{OH} &= V_{CCx} \times R_{PD} \: / \: (R_{PD} + 4.5 \: k\Omega) \\ V_{OL} &= V_{CCx} \times 4.5 \: k\Omega \: / \: (R_{PU} + 4.5 \: k\Omega) \end{split}$$ Where - V<sub>CCx</sub> is the output port supply voltage on either V<sub>CCA</sub> or V<sub>CCB</sub> - R<sub>PD</sub> is the value of the external pull down resistor - R<sub>PU</sub> is the value of the external pull up resistor - 4.5 k $\Omega$ is the counting the variation of the serial resistor 4 k $\Omega$ in the I/O line. #### 9.2.3 Application Curves Figure 10. Level-Translation of a 2.5-MHz Signal ### 10 Power Supply Recommendations During operation, ensure that $V_{CCA} \le V_{CCB}$ at all times. During power-up sequencing, $V_{CCA} \ge V_{CCB}$ does not damage the device, so any power supply can be ramped up first. The device has circuitry that disables all output ports when either $V_{CC}$ is switched off ( $V_{CCA/B} = 0$ V). The output-enable (OE) input circuit is designed so that it is supplied by $V_{CCA}$ and when the (OE) input is low, all outputs are placed in the high-impedance state. To ensure the high-impedance state of the outputs during power up or power down, the OE input pin must be tied to GND through a pulldown resistor and must not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. The minimum value of the pulldown resistor to ground is determined by the current-sourcing capability of the driver. ### 11 Layout ### 11.1 Layout Guidelines To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. - Bypass capacitors must be used on power supplies, and must be placed as close as possible to the V<sub>CCA</sub>, V<sub>CCB</sub> pin and GND pin. - Short trace-lengths must be used to avoid excessive loading. - PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one-shot duration, approximately 10 ns, ensuring that any reflection encounters low impedance at the source driver. #### 11.2 Layout Example ### 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. is a trademark of ~ Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 21-Feb-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------| | HPA01164RUTR | ACTIVE | UQFN | RUT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (2KR, 2KV) | Samples | | TXB0104D | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104PWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | | TXB0104PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | | TXB0104RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YE04 | Samples | | TXB0104RGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YE04 | Samples | | TXB0104RUTR | ACTIVE | UQFN | RUT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (2KR, 2KV) | Samples | | TXB0104YZTR | ACTIVE | DSBGA | YZT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (2K, 2K7) | Samples | | TXB0104ZXUR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM 21-Feb-2018 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXB0104: Automotive: TXB0104-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PACKAGE MATERIALS INFORMATION www.ti.com 21-Feb-2018 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package | Package | Pins | SPQ | Reel | Reel | A0 | В0 | K0 | P1 | W | Pin1 | |-------------|----------------------------------|---------|------|------|---------------|------------------|------|------|------|------|------|----------| | | Туре | Drawing | | | Diameter (mm) | Width<br>W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant | | TXB0104DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TXB0104PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TXB0104RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 180.0 | 8.4 | 1.95 | 2.3 | 0.75 | 4.0 | 8.0 | Q1 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 180.0 | 9.5 | 1.9 | 2.2 | 0.7 | 4.0 | 8.0 | Q1 | | TXB0104YZTR | DSBGA | YZT | 12 | 3000 | 180.0 | 8.4 | 1.49 | 1.99 | 0.75 | 4.0 | 8.0 | Q2 | | TXB0104ZXUR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZXU | 12 | 2500 | 330.0 | 8.4 | 2.3 | 2.8 | 1.0 | 4.0 | 8.0 | Q2 | www.ti.com 21-Feb-2018 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TXB0104DR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TXB0104PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | TXB0104RGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 202.0 | 201.0 | 28.0 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 189.0 | 185.0 | 36.0 | | TXB0104YZTR | DSBGA | YZT | 12 | 3000 | 182.0 | 182.0 | 20.0 | | TXB0104ZXUR | BGA MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | 336.6 | 336.6 | 28.6 | # GXU (S-PBGA-N12) # PLASTIC BALL GRID ARRAY - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. # D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # ZXU (S-PBGA-N12) # PLASTIC BALL GRID ARRAY - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is a lead-free solder ball design. # RUT (R-PUQFN-N12) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - This drawing is subject to change without notice. QFN (Quad Flatpack No-Lead) package configuration. # RUT (R-PUQFN-N12) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Over-printing land for larger area ratio is not advised due to land width and bridging potential. Exersize extreme caution. - H. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy. - I. Component placement force should be minimized to prevent excessive paste block deformation. YZT (R-XBGA-N12) (CUSTOM) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters 21-Feb-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------| | HPA01164RUTR | ACTIVE | UQFN | RUT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (2KR, 2KV) | Samples | | TXB0104D | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104DRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TXB0104 | Samples | | TXB0104PWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | | TXB0104PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | | TXB0104RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YE04 | Samples | | TXB0104RGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | YE04 | Samples | | TXB0104RUTR | ACTIVE | UQFN | RUT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | (2KR, 2KV) | Samples | | TXB0104YZTR | ACTIVE | DSBGA | YZT | 12 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (2K, 2K7) | Samples | | TXB0104ZXUR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | YE04 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM 21-Feb-2018 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXB0104: Automotive: TXB0104-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PACKAGE MATERIALS INFORMATION www.ti.com 21-Feb-2018 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package | Package | Pins | SPQ | Reel | Reel | A0 | В0 | K0 | P1 | W | Pin1 | |-------------|----------------------------------|---------|------|------|---------------|------------------|------|------|------|------|------|----------| | | Туре | Drawing | | | Diameter (mm) | Width<br>W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant | | TXB0104DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TXB0104PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TXB0104RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 180.0 | 8.4 | 1.95 | 2.3 | 0.75 | 4.0 | 8.0 | Q1 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 180.0 | 9.5 | 1.9 | 2.2 | 0.7 | 4.0 | 8.0 | Q1 | | TXB0104YZTR | DSBGA | YZT | 12 | 3000 | 180.0 | 8.4 | 1.49 | 1.99 | 0.75 | 4.0 | 8.0 | Q2 | | TXB0104ZXUR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZXU | 12 | 2500 | 330.0 | 8.4 | 2.3 | 2.8 | 1.0 | 4.0 | 8.0 | Q2 | www.ti.com 21-Feb-2018 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TXB0104DR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | TXB0104PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | TXB0104RGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 202.0 | 201.0 | 28.0 | | TXB0104RUTR | UQFN | RUT | 12 | 3000 | 189.0 | 185.0 | 36.0 | | TXB0104YZTR | DSBGA | YZT | 12 | 3000 | 182.0 | 182.0 | 20.0 | | TXB0104ZXUR | BGA MICROSTAR<br>JUNIOR | ZXU | 12 | 2500 | 336.6 | 336.6 | 28.6 | # GXU (S-PBGA-N12) ## PLASTIC BALL GRID ARRAY - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. # D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # ZXU (S-PBGA-N12) ## PLASTIC BALL GRID ARRAY - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is a lead-free solder ball design. # RUT (R-PUQFN-N12) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - This drawing is subject to change without notice. QFN (Quad Flatpack No-Lead) package configuration. # RUT (R-PUQFN-N12) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Over-printing land for larger area ratio is not advised due to land width and bridging potential. Exersize extreme caution. - H. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy. - I. Component placement force should be minimized to prevent excessive paste block deformation. # YZP (R-XBGA-N12) ### DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree $\mathbf{M}$ package configuration. NanoFree is a trademark of Texas Instruments. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters ## PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.