**BUF634** SBOS030A - SEPTEMBER 2000 - REVISED NOVEMBER 2015 # BUF634 250-mA High-Speed Buffer #### **Features** High Output Current: 250 mA Slew Rate: 2000 V/µs Pin-Selected Bandwidth: 30 MHz to 180 MHz Low Quiescent Current: 1.5 mA (30 MHz BW) Wide Supply Range: ±2.25 to ±18 V Internal Current Limit Thermal Shutdown Protection 8-Pin PDIP, SOIC-8, 5-Lead TO-220, 5-Lead DDPAK-TO-263 Surface-Mount ## Applications - Valve Driver - Solenoid Driver - Op Amp Current Booster - Line Driver - Headphone Driver - Video Driver - Motor Driver - Test Equipment - ATE Pin Driver ## 3 Description The BUF634 device is a high speed, unity-gain openloop buffer recommended for a wide range of applications. The BUF634 device can be used inside the feedback loop of op amps to increase output current, eliminate thermal feedback, and improve capacitive load drive. For low power applications, the BUF634 device operates on 1.5-mA quiescent current with 250-mA output, 2000-V/µs slew rate, and 30-MHz bandwidth. Bandwidth can be adjusted from 30 MHz to 180 MHz by connecting a resistor between V- and the BW Pin. Output circuitry is fully protected by internal current limit and thermal shut-down, making it rugged and easy to use. The BUF634 device is available in a variety of packages to suit mechanical and power dissipation requirements. Types include 8-pin PDIP, SOIC-8 surface-mount, 5-lead TO-220, and a 5-lead DDPAK-TO-263 surface-mount plastic power package. #### Device Information<sup>(1)</sup> | PART<br>NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|------------------|--------------------| | | SOIC (8) | 3.91 mm × 4.90 mm | | DI IEG24 | PDIP (8) | 6.35 mm × 9.81 mm | | BUF634 | TO-220 (5) | 8.51 mm x 10.16 mm | | | DDPAK/TO-263 (5) | 8.42 mm × 10.16 mm | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. #### **Boost the Output Current of any Operational Amplifier** ### **Table of Contents** | 1 | Features 1 | 8 Application and Implementation | | |---|--------------------------------------|-----------------------------------------|------| | 2 | Applications 1 | 8.1 Application Information | | | 3 | Description 1 | 8.2 Typical Application | . 13 | | 4 | Revision History2 | 9 Power Supply Recommendations | | | 5 | Pin Configuration and Functions3 | 10 Layout | 15 | | 6 | Specifications4 | 10.1 Layout Guidelines | . 15 | | - | 6.1 Absolute Maximum Ratings | 10.2 Layout Example | . 16 | | | 6.2 ESD Ratings | 10.1 Power Dissipation | . 17 | | | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support | 18 | | | 6.4 Thermal Information | 11.1 Device Support | . 18 | | | 6.5 Electrical Characteristics5 | 11.2 Documentation Support | . 18 | | | 6.6 Typical Characteristics | 11.3 Community Resource | . 18 | | 7 | Detailed Description 10 | 11.4 Trademarks | . 18 | | - | 7.1 Overview | 11.5 Electrostatic Discharge Caution | . 19 | | | 7.2 Functional Block Diagram | 11.6 Glossary | . 19 | | | 7.3 Feature Description | 12 Mechanical, Packaging, and Orderable | | | | 7.4 Device Functional Modes | Information | 19 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Original (September 2000) to Revision A **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and ## 5 Pin Configuration and Functions P and D Package 8-Pin PDIP and SOIC Top View KC Package 5-Pin TO-220 Top View KTT Package 5-Pin DDPAK/TO-263 Top View #### **Pin Functions** | PIN | | | | | | | | |-----------------|---------|--------|-----|------------------------|--|--|--| | NAME | N | 10. | I/O | DESCRIPTION | | | | | NAIVIE | 8 PINS | 5 PINS | | | | | | | BW | 1 | 1 | I | Bandwidth adjust pin | | | | | NC | 2, 5, 8 | _ | _ | No internal connection | | | | | V+ | 7 | 5 | I | Positive power supply | | | | | V <sub>IN</sub> | 3 | 2 | I | Input | | | | | Vo | 6 | 4 | 0 | Output | | | | | V- | 4 | 3 | I | Negative power supply | | | | ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | MIN | MAX | UNIT | |---------------------------------------|------------|------------|------| | Supply voltage | | ±18 | V | | Input voltage | | $\pm V_S$ | | | Output short-circuit (to ground) | | Continuous | | | Operating temperature | -40 | 125 | °C | | Junction temperature | | 150 | °C | | Lead temperature (soldering, 10 s) | | 300 | °C | | Storage temperature, T <sub>stg</sub> | <b>-55</b> | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | | | | | |--------------------|--------------------------------------|---------------------------------------------------------------------|-------|------|--|--|--|--| | BUF634F | BUF634F in PDIP and SOIC Packages | | | | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | | | | | | BUF634F | in SOIC-8 Package Only | | | | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge, | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | | | | | | BUF634F | BUF634F in TO-220 and DDPAK Packages | | | | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | | | | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|-----------------------|----------------|-------------|-------------|------| | Vs = (V+) - (V-) | Supply voltage | ±2.25<br>(4.5) | ±15<br>(30) | ±18<br>(36) | V | | T <sub>A</sub> | Operating temperature | -40 | +25 | +85 | °C | #### 6.4 Thermal Information | | | BUF634 | | | | | | | |----------------------|----------------------------------------------|--------|--------|--------|--------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | PDIP | SOIC | TO-220 | DDPAK-TO-263 | UNIT | | | | | | 8 PINS | 8 PINS | 5 PINS | 5 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 46.5 | 103.4 | 32.1 | 41.8 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 34.8 | 44.2 | 25.6 | 45 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 23.8 | 44.5 | 18.3 | 24.8 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 12 | 5.4 | 8.5 | 13.1 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 23.6 | 43.8 | 17.7 | 23.8 | °C/W | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a | n/a | 0.7 | 2.4 | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.5 Electrical Characteristics At $T_A = +25^{\circ}C^{(1)}$ , $V_S = \pm 15$ V, specifications are for both low quiescent-current mode and wide-bandwidth mode unless otherwise specified. | PARAMETE | R | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | | | | |---------------------------|-------------|------------------------------------------------------|----------------------------------|----------------------|-------------------------------|------|------------|--|--|--| | NPUT | | | | | | | | | | | | Offset Voltage | | | | | ±30 | ±100 | mV | | | | | Offset Voltage vs Te | emperature | Specified Temperature | Range | | ±100 | | μV/°C | | | | | Offset Voltage vs Po | ower Supply | $V_S = \pm 2.25 \ V^{(2)} \text{ to } \pm 18$ | V | | 0.1 | 1 | mV/V | | | | | Innut Ding Current | | V 0V | Low Quiescent<br>Current Mode | | ±0.5 | ±2 | | | | | | Input Bias Current | | $V_{IN} = 0V$ | Wide Bandwidth<br>Mode | | ±5 | ±20 | μA | | | | | Input Impedance | | R <sub>L</sub> = 100 Ω | Low Quiescent<br>Current Mode | | 80 8 | | MΩ pF | | | | | input impedance | | 11(_ 100 12 | Wide Bandwidth<br>Mode | | 8 8 | | MIZZ PI | | | | | Noise Voltage | | f = 10 kHz | | | 4 | | nV/√Hz | | | | | SAIN | | | | | | | | | | | | | | $R_L = 1 k\Omega$ , $V_O = \pm 10 V$ | | 0.95 | 0.99 | | | | | | | Gain | | $R_L = 100 \Omega, V_O = \pm 10^{\circ}$ | V | 0.85 | 0.93 | | V/V | | | | | | | $R_L = 67 \Omega, V_O = \pm 10 V$ | | 0.8 | 0.9 | | | | | | | Current Output, Cor | ntinuous | | | | ±250 | | mA | | | | | | Positive | I <sub>O</sub> = 10 mA | | (V+) -2.1 | (V+) -1.7 | | | | | | | | Negative | I <sub>O</sub> = -10 mA | | (V-) +2.1 | (V-) +1.8 | | | | | | | V 16 | Positive | I <sub>O</sub> = 100 mA | | (V+) -3 | (V+) -2.4 | | ., | | | | | Voltage Output | Negative | I <sub>O</sub> = -100 mA | | (V-) +4 | (V-) +3.5 | | V | | | | | | Positive | I <sub>O</sub> = 150 mA | | (V+) -4 | (V+) -2.8 | | | | | | | | Negative | I <sub>O</sub> = -150 mA | | (V-) +5 | (V-) +4 | | | | | | | Oh and Oissault Ossessant | | Low Quiescent Current | t Mode | | ±350 | ±550 | A | | | | | Short-Circuit Curren | ıı | Wide Bandwidth Mode | | | ±400 | ±550 | mA | | | | | YNAMIC RESPONSE | | • | | | | | | | | | | | | | $R_L = 1 \text{ k}\Omega$ | | Low Quiescent<br>Current Mode | | 30 | | | | | Bandwidth, –3dB | | IX_ = 1 X22 | Wide Bandwidth<br>Mode | | 180 | | MHz | | | | | Bariawiani, Gab | | R <sub>L</sub> = 100 Ω | Low Quiescent<br>Current Mode | 20 | | | | | | | | | | | Low Quiescent<br>Current Mode | 160 | | | | | | | | Slew Rate | | 20 Vp-p, R <sub>L</sub> = 100 Ω | | | 2000 | | V/µs | | | | | Settling Time | 0.1% | 20-V Step, R <sub>L</sub> = 100 Ω | | 200 | | | ns | | | | | | 1% | | Low Quiescent | | 50<br>4% | | | | | | | Differential Gain | | 3.58 MHz, $V_0 = 0.7 \text{ V}$ , $R_L = 150 \Omega$ | Current Mode Wide Bandwidth Mode | | 0.4% | | | | | | | | | 3.58 MHz, V <sub>O</sub> = 0.7 V, | Low Quiescent<br>Current Mode | | 2.5 | | | | | | | Differential Phase | | $R_{L} = 150 \Omega$ | Wide Bandwidth<br>Mode | 0.1 | | | o | | | | | POWER SUPPLY | | 1 | 1 | | | | | | | | | Specified Operating | Voltage | | | | ±15 | | V | | | | | Operating Voltage F | | | | ±2.25 <sup>(2)</sup> | | ±18 | V | | | | <sup>(1)</sup> Tests are performed on high speed automatic test equipment, at approximately 25°C junction temperature. The power dissipation of this product will cause some parameters to shift when warmed up. See *Typical Characteristics* for over-temperature performance. Product Folder Links: BUF634 2) Limited output swing available at low supply voltage. See Output voltage specifications. ## **Electrical Characteristics (continued)** At $T_A = +25^{\circ}C^{(1)}$ , $V_S = \pm 15$ V, specifications are for both low quiescent-current mode and wide-bandwidth mode unless otherwise specified. | | PARAMETER | TEST CONE | DITIONS | MIN | TYP | MAX | UNIT | |-------|------------------------------|--------------------|-------------------------------|-----|------|-----|------| | | | | Low Quiescent<br>Current Mode | | ±1.5 | ±2 | A | | IQ | Quiescent Current | I <sub>O</sub> = 0 | Wide Bandwidth<br>Mode | | ±15 | ±20 | mA | | TEMPE | RATURE RANGE | | | | | | | | | Specification | | | -40 | | 85 | °C | | | Operating | _ | | -40 | | 125 | °C | | TJ | Thermal Shutdown Temperature | · | | | 175 | | °C | ### 6.6 Typical Characteristics At $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise noted. Submit Documentation Feedback Copyright © 2000–2015, Texas Instruments Incorporated ## **Typical Characteristics (continued)** At $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise noted. Figure 5. Gain and Phase vs Frequency vs Load Capacitance Figure 6. Gain and Phase vs Frequency vs Load Capacitance Figure 7. Gain and Phase vs Frequency vs Power Supply Voltage Figure 8. Power Supply Rejection vs Frequency Figure 9. Quiescent Current vs Bandwidth Control Resistance Figure 10. Short-Circuit Current vs Temperature # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** At $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise noted. Figure 11. Quiescent Current vs Temperature Figure 13. Output Voltage Swing vs Output Current Figure 14. Output Voltage Swing vs Output Current Figure 15. Maximum Power Dissipation vs Temperature Figure 16. Maximum Power Dissipation vs Temperature ## **Typical Characteristics (continued)** At $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise noted. ## 7 Detailed Description #### 7.1 Overview The BUF634 device is a high speed, unity-gain open-loop buffer recommended for a wide range of applications. The BUF634 device can be used inside the feedback loop of op amps to increase output current, eliminate thermal feedback, and improve capacitive load drive. For low power applications, the BUF634 device operates on 1.5-mA quiescent current with 250-mA output, 2000-V/µs slew rate, and 30-MHz bandwidth. Bandwidth can be adjusted from 30 MHz to 180 MHz by connecting a resistor between V– and the BW Pin refer to Figure 9 and Figure 1. Output circuitry is fully protected by internal current limit and thermal shut-down, making it rugged and easy to use. See the *Functional Block Diagram* section for a simplified circuit diagram of the BUF634 showing its open-loop complementary follower design. #### 7.2 Functional Block Diagram Note: (1) Stage currents are set by I<sub>1</sub>. #### 7.3 Feature Description #### 7.3.1 Output Current The BUF634 device can deliver up to ±250-mA continuous output current. Internal circuitry limits output current to approximately ±350 mA; see Figure 10. For many applications, however, the continuous output current will be limited by thermal effects. The output voltage swing capability varies with junction temperature and output current (see Figure 14). Although all four package types are tested for the same output performance using a high speed test, the higher junction temperatures with the DIP and SO-8 package types often provide less output voltage swing. Junction temperature is reduced in the DDPAK surface-mount power package because it is soldered directly to the circuit board. The TO-220 package used with a good heat sink further reduces junction temperature, allowing maximum possible output swing. ### 7.4 Device Functional Modes The BUF634 is operational when the power-supply voltage is greater than 4.5 V ( $\pm 2.25$ V). The maximum power supply voltage for the BUF634 is 36 V ( $\pm 18$ V). At low power supply conditions, such as $\pm 2.25$ V, the output swing may be limited. Refer to *Electrical Characteristics* for additional information. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information Figure 19 shows the BUF634 device connected as an open-loop buffer. The source impedance and optional input resistor, R<sub>S</sub>, influence frequency response: see *Typical Characteristics*. Power supplies should be bypassed with capacitors connected close to the device pins. Capacitor values as low as 0.1 μF assure stable operation in most applications, but high output current and fast output slewing can demand large current transients from the power supplies. Solid tantalum 10-μF capacitors are recommended. High frequency open-loop applications may benefit from special bypassing and layout considerations. See *High Frequency Applications* for more information. Figure 19. Buffer Connections #### 8.1.1 High Frequency Applications The excellent bandwidth and fast slew rate of the BUF634 device are useful in a variety of high frequency open-loop applications. When operated open-loop, printed-circuit-board layout and bypassing technique can affect dynamic performance. For best results, use a ground plane-type circuit board layout and bypass the power supplies with 0.1- $\mu$ F ceramic chip capacitors at the device pins in parallel with solid tantalum 10- $\mu$ F capacitors. Source resistance affects high-frequency peaking, step-response overshoot and ringing. Best response is usually achieved with a series input resistor of 25 $\Omega$ to 200 $\Omega$ , depending on the signal source. Response with some loads (especially capacitive) can be improved with a resistor of 10 $\Omega$ to 150 $\Omega$ in series with the output. Figure 20. High Performance Headphone Driver ## **Application Information (continued)** Figure 21. Pseudo-Ground Driver Figure 22. Current-Output Valve Driver Figure 23. Bridge-Connected Motor Driver ### 8.2 Typical Application ### 8.2.1 Boosting Op Amp Output Current The BUF634 device can be connected inside the feedback loop of most op amps to increase output current (see Figure 24). When connected inside the feedback loop, the offset voltage of the BUF634 device and other errors are corrected by the feedback of the op amp. | OP AMP | RECOMMENDATIONS | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | OPA177, OPA1013<br>OPA111, OPA2111<br>OPA121, OPA234(1),<br>OPA130(1) | Use Low I <sub>Q</sub> mode. G = 1 stable. | | OPA27, OPA2107<br>OPA602, OPA131 <sup>(1)</sup> | Low $\rm I_Q$ mode is stable. Increasing $\rm C_L$ may cause excessive ringing or instability. Use Wide BW mode. | | OPA627, OPA132 <sup>(1)</sup> | Use Wide BW mode, C <sub>1</sub> = 200pF. G = 1 stable. | | OPA637, OPA37 | Use Wide BW mode. These op amps are not G = 1 stable. Use in G > 4. | NOTE: (1) Single, dual, and quad versions. Figure 24. Boosting Op Amp Output Current #### **Typical Application (continued)** #### 8.2.1.1 Design Requirements - Boost the output current of an OPA627 - Operate from ±15V power supplies - Operate from -40°C to +85°C - Gain = 23.5 V/V - Output current = ±250 mA - Bandwidth greater than 100 kHz ### 8.2.1.2 Detailed Design Procedure To assure that the composite amplifier remains stable, the phase shift of the BUF634 device must remain small throughout the loop gain of the circuit. For a G=+1 op amp circuit, the BUF634 device must contribute little additional phase shift (approximately 20° or less) at the unity-gain frequency of the op amp. Phase shift is affected by various operating conditions that may affect stability of the op amp; see *Typical Characteristics*. Most general-purpose or precision op amps remain unity-gain stable with the BUF634 device connected inside the feedback loop as shown. Large capacitive loads may require the BUF634 device to be connected for wide bandwidth for stable operation. High speed or fast-settling op amps generally require the wide bandwidth mode to remain stable and to assure good dynamic performance. To check for stability with an op amp, look for oscillations or excessive ringing on signal pulses with the intended load, and worst-case conditions that affect phase response of the buffer. Connect the circuit as shown in Figure 24. Choose resistors to provide a voltage gain of 23.5 V/V. Select the feedback resistor to be 2.7 k $\Omega$ . Choose the input resistor to be 120 $\Omega$ . #### 8.2.1.3 Application Curve Figure 25. Frequency Response of Composite Amplifier ## 9 Power Supply Recommendations The BUF634 is specified for operation from 4.5V to 36 V (±2.25 V to ±18 V). Many specifications apply from –40°C to +85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*. ### 10 Layout #### 10.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to Circuit Board Layout Techniques, SLOA089. - In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. As illustrated in Figure 27 - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Cleaning the PCB following board assembly is recommended for best performance. - Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. Power dissipated in the BUF634 device causes the junction temperature to rise. A thermal protection circuit in the BUF634 device disables the output when the junction temperature reaches approximately 175°C. When the thermal protection is activated, the output stage is disabled, allowing the device to cool. Quiescent current is approximately 6 mA during thermal shutdown. When the junction temperature cools to approximately 165°C, the output circuitry is again enabled. This can cause the protection circuit to cycle on and off with a period ranging from a fraction of a second to several minutes or more, depending on package type, signal, load and thermal environment. The thermal protection circuit is designed to prevent damage during abnormal conditions. Any tendency to activate the thermal protection circuit during normal operation is a sign of an inadequate heat sink or excessive power dissipation for the package type. The TO-220 package provides the best thermal performance. When the TO-220 is used with a properly sized heat sink, output is not limited by thermal performance. See Application Bulletin AB-037 for details on heat sink calculations. The DDPAK also has excellent thermal characteristics. Its mounting tab should be soldered to a circuit board copper area for good heat dissipation. Figure 26 shows typical thermal resistance from junction to ambient as a function of the copper area. The mounting tab of the TO-220 and DDPAK packages is electrically-connected to the V- power supply. The DIP and SO-8 surface-mount packages are excellent for applications requiring high output current with low average power dissipation. To achieve the best possible thermal performance with the DIP or SO-8 packages, solder the device directly to a circuit board. Because much of the heat is dissipated by conduction through the package pins, sockets will degrade thermal performance. Use wide circuit board traces on all the device pins, including pins that are not connected. With the DIP package, use traces on both sides of the printed circuit board if possible. ## **Layout Guidelines (continued)** Figure 26. Thermal Resistance vs Circuit Board Copper Area ## 10.2 Layout Example Figure 27. BUF634 Layout Example #### 10.1 Power Dissipation Power dissipation depends on power supply voltage, signal, and load conditions. With DC signals, power dissipation is equal to the product of output current times the voltage across the conducting output transistor, $V_S - V_O$ . Power dissipation can be minimized by using the lowest possible power supply voltage necessary to assure the required output voltage swing. For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power supply voltage. Dissipation with AC signals is lower. Application Bulletin SBOS022 explains how to calculate or measure power dissipation with unusual signals and loads. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature should be limited to 150°C, maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered. The thermal protection should trigger more than 45°C above the maximum expected ambient condition of your application. ## 11 Device and Documentation Support ### 11.1 Device Support ## 11.1.1 TINA-TI™ (Free Software Download) TINA<sup>TM</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic guick-start tool. #### **NOTE** These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder. #### 11.1.2 TI Precision Designs The BUF634 is featured in several TI Precision Designs, available online at <a href="http://www.ti.com/">http://www.ti.com/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, please see the following: Circuit Board Layout Techniques, SLOA089. Combining an Amplifier with the BUF634, SBOA065 Add Current Limit to the BUF634, SBOA042 Power Amplifier Stress and Power Handling Limitations, SBOA022 Shelf-Life Evaluation of Lead-Free Component Finishes, SZZA046 #### 11.3 Community Resource The following links connect TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks TINA-TI is a trademark of Texas Instruments. Inc and DesignSoft. Inc. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 17-Mar-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|------------------|--------------------|------|----------------|----------------------------|------------------|----------------------------|--------------|----------------|---------| | BUF634F/500 | ACTIVE | DDPAK/<br>TO-263 | KTT | 5 | 500 | Pb-Free<br>(RoHS) | (6)<br>CU SN | (3)<br>Level-2-260C-1 YEAR | -40 to 125 | BUF634F | Samples | | BUF634F/500E3 | ACTIVE | DDPAK/<br>TO-263 | KTT | 5 | 500 | Pb-Free<br>(RoHS) | CU SN | Level-2-260C-1 YEAR | -40 to 125 | BUF634F | Samples | | BUF634FKTTT | ACTIVE | DDPAK/<br>TO-263 | KTT | 5 | 250 | Pb-Free<br>(RoHS) | CU SN | Level-2-260C-1 YEAR | -40 to 125 | BUF634F | Samples | | BUF634FKTTTE3 | ACTIVE | DDPAK/<br>TO-263 | KTT | 5 | 250 | Pb-Free<br>(RoHS) | CU SN | Level-2-260C-1 YEAR | -40 to 125 | BUF634F | Samples | | BUF634P | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | BUF634P | Samples | | BUF634PG4 | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | -40 to 125 | BUF634P | Samples | | BUF634T | ACTIVE | TO-220 | KC | 5 | 49 | Green (RoHS<br>& no Sb/Br) | CU SN | N / A for Pkg Type | -40 to 125 | BUF634T | Samples | | BUF634TG3 | ACTIVE | TO-220 | KC | 5 | 49 | Green (RoHS<br>& no Sb/Br) | CU SN | N / A for Pkg Type | -40 to 125 | BUF634T | Samples | | BUF634U | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | BUF<br>634U | Samples | | BUF634U/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | BUF<br>634U | Samples | | BUF634UE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | BUF<br>634U | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ## PACKAGE OPTION ADDENDUM 17-Mar-2017 **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 21-Jan-2017 ## TAPE AND REEL INFORMATION | A0 | | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BUF634F/500 | DDPAK/<br>TO-263 | KTT | 5 | 500 | 330.0 | 24.4 | 10.6 | 15.6 | 4.9 | 16.0 | 24.0 | Q2 | | BUF634FKTTT | DDPAK/<br>TO-263 | KTT | 5 | 250 | 330.0 | 24.4 | 10.6 | 15.6 | 4.9 | 16.0 | 24.0 | Q2 | | BUF634U/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Jan-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | BUF634F/500 | DDPAK/TO-263 | KTT | 5 | 500 | 367.0 | 367.0 | 45.0 | | | BUF634FKTTT | DDPAK/TO-263 | KTT | 5 | 250 | 367.0 | 367.0 | 45.0 | | | BUF634U/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. TO-220 - All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. Shape may vary per different assembly sites. TO-220 # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # KTT (R-PSFM-G5) # PLASTIC FLANGE-MOUNT PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side. - Falls within JEDEC T0—263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length. NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.