ALYW- Н V3066 ALYW- NCP3066 YYWWG NCV3066 YYWWG AWL AWL # Constant Current Step-Up/ Step-Down/Inverting Switching Regulator for HB-LEDs with Enable 1.5 A # NCP3066, NCV3066 The NCP3066 is a monolithic switching regulator designed to deliver constant current for powering high brightness LEDs. The device has a very low feedback voltage of 235 mV (nominal) which is used to regulate the average current of the LED string. In addition, the NCP3066 has a wide input voltage up to 40 V to allow it to operate from a 12 Vac or a 12–36 Vdc supply, commonly used for lighting applications as well as unregulated supplies such as rechargeable batteries. The NCP3066 switching regulator can be configured in Step–Down (Buck), Step–Up (Boost) and Voltage–Inverting topologies with a minimum number of external components. The ON/OFF pin provides PWM dimming capability or a low power shutdown mode. #### **Features** - Integrated 1.5 A Switch - Input Voltage Range from 3.0 V to 40 V - Logic Level Shutdown Capability - Low Feedback Voltage of 235 mV - Cycle-by-Cycle Current Limit - No Control Loop Compensation Required - Frequency of Operation Adjustable up to 250 kHz - Analog and Digital PWM Dimming Capability - Internal Thermal Shutdown with Hysteresis - NCV Prefix for Automotive and Other Applications Requiring Site and Control Changes - These are Pb-Free Devices #### **Applications** - Automotive and Marine Lighting - Constant Current Source, High Brightness LED Driver - Low Voltage and Landscape Lighting #### MARKING DIAGRAMS NCP3066 = Specific Device Code A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet. NOTE: EP Flag must be tied to GND Pin 4 on PCB Figure 2. Pin Connections Figure 3. Pin Connections Figure 4. Block Diagram ### **PIN DESCRIPTION** | Pir | Pin No. | | | |-------|------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------| | PDIP8 | DFN8 | Pin Name | Description | | 1 | 1 | Switch Collector | Internal Darlington switch collector. | | 2 | 2 | Switch Emitter | Internal Darlington switch emitter. | | 3 | 3 | Timing Capacitor | Timing Capacitor to control the switching frequency. | | 4 | 4, EP Flag | GND | Ground pin for all internal circuits. | | 5 | 5 | Comparator Inverting Input | Inverting input pin of internal comparator. | | 6 | 6 | V <sub>CC</sub> | Voltage Supply | | 7 | 7 | I <sub>pk</sub> | Peak Current Input to monitor the voltage drop across an external resistor to limit the peak current through the circuit. | | 8 | 8 | ON/OFF | ON/OFF Pin. To disable the device, this input should be pulled below 0.8 V. If the pin is left floating, it will be disabled. | #### MAXIMUM RATINGS (measured vs. Pin 4, unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------|---------------------|---------------------------------|------| | VCC Pin 6 | V <sub>CC</sub> | 0 to +42 | V | | Comparator Inverting Input Pin 5 | V <sub>CII</sub> | -0.3 to + V <sub>CC</sub> | V | | Darlington Switch Collector Pin 1 | V <sub>SWC</sub> | -0.3 to + 42 | V | | Darlington Switch Emitter Pin 2 (Transistor OFF) | V <sub>SWE</sub> | -0.6 to + V <sub>CC</sub> | V | | Darlington Switch Collector to Emitter Pins 1–2 | V <sub>SWCE</sub> | -0.3 to + 42 | V | | Darlington Switch Current | I <sub>SW</sub> | 1.5 | Α | | I <sub>pk</sub> Pin 7 | V <sub>IPK</sub> | -0.3 to V <sub>CC</sub> + 0.3 | V | | Timing Capacitor Pin Voltage (Pin 3) | V <sub>TC</sub> | -0.2 to +1.4 | V | | Moisture Sensitivity Level | MSL | 1 | - | | Lead Temperature Soldering | T <sub>SLD</sub> | 260 | °C | | ON/OFF Pin voltage | V <sub>ON/OFF</sub> | (-0.3 to +25) < V <sub>CC</sub> | V | ### **POWER DISSIPATION AND THERMAL CHARACTERISTICS** | PDIP-8 (Note 5) Thermal Resistance Junction-to-Air | $R_{\theta JA}$ | 100 | °C/W | |---------------------------------------------------------------------------------------|-------------------------------|-------------------------|------| | SOIC-8 (Note 5)<br>Thermal Resistance Junction-to-Air | $R_{ heta JA}$ | 180 | °C/W | | DFN-8 (Note 5) Thermal Resistance Junction-to-Air Thermal Resistance Junction-to-Case | $R_{ heta JA} \ R_{ heta JC}$ | 78<br>14 | °C/W | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Maximum Junction Temperature | $T_{JMAX}$ | +150 | °C | | Operating Junction Temperature Range (Note 3) NCP3066 NCV3066 | TJ | 0 to +85<br>-40 to +125 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. This device series contains ESD protection and exceeds the following tests: Pin 1–8: Human Body Model 2000 V per AEC Q100–002; 003 or JESD22/A114; A115 Machine Model Method 200 V - 2. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78. - 3. The relation between junction temperature, ambient temperature and Total Power dissipated in IC is $T_J = T_A + R_{\theta} \bullet P_D$ . - 4. The pins which are not defined may not be loaded by external signals. - 5. $35 \,\mu m$ copper, $10 \, cm^2$ copper area. $\textbf{ELECTRICAL CHARACTERISTICS} \ (V_{CC} = 5.0 \ V, -40 ^{\circ}\text{C} < T_{J} < +125 ^{\circ}\text{C} \ \text{for NCV3066}, \ 0 ^{\circ}\text{C} < \ T_{J} < +85 ^{\circ}\text{C} \ \text{for NCP3066} \ \text{unless}$ otherwise specified) | Symbol | Characteristic | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|------------|------| | OSCILLATOR | | | | | | | | f <sub>OSC</sub> | Frequency | $(V_{Pin5} = 0 \text{ V, } C_T = 2.2 \text{ nF,} $<br>$T_J = 25^{\circ}\text{C})$ | 110 | 150 | 190 | kHz | | I <sub>DISCHG</sub> /I <sub>CHG</sub> | Discharge to Charge Current Ratio | Discharge to Charge Current Ratio (Pin 7 to $V_{CC}$ , $T_J = 25^{\circ}C$ ) 5.5 | | 6.0 | 6.5 | - | | I <sub>DISCHG</sub> | Capacitor Discharging Current | (Pin 7 to V <sub>CC</sub> , T <sub>J</sub> = 25°C) | | 1650 | | μА | | I <sub>CHG</sub> | Capacitor Charging Current | (Pin 7 to V <sub>CC</sub> , T <sub>J</sub> = 25°C) | | 275 | | μА | | $V_{IPK}$ | Current Limit Voltage | (T <sub>J</sub> = 25°C) (Note 7) | 165 | 200 | 235 | mV | | OUTPUT SWI | TCH (Note 6) | | | | | | | V <sub>SWCE(DROP)</sub> | Darlington Switch Collector to<br>Emitter Voltage Drop | (I <sub>SW</sub> = 1.0 A, T <sub>J</sub> = 25°C)<br>(Note 6) | | 1.0 | 1.3 | V | | I <sub>C(OFF)</sub> | Collector Off-State Current | (V <sub>CE</sub> = 40 V) | | 1.0 | 10 | μΑ | | COMPARATO | R | | | | | | | $V_{TH}$ | Threshold Voltage | T <sub>J</sub> = 25°C | | 235 | | mV | | | | T <sub>J</sub> = 0°C to 85°C | -5% | 235 | +5% | | | | | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -10% | 235 | +10% | | | REG <sub>LiNE</sub> | Threshold Voltage Line Regulation | (V <sub>CC</sub> = 3.0 V to 40 V) | -6.0 | 2.0 | 6.0 | mV | | I <sub>CII in</sub> | Input Bias Current | $(V_{in} = V_{th})$ | -1000 | -100 | 1000 | nA | | ON/OFF FEAT | TURE | | | | | | | $V_{IH}$ | ON/OFF Pin Logic Input Level High V <sub>OUT</sub> = 0 V | $T_{J} = 25^{\circ}C$ $T_{J} = 0^{\circ}C \text{ to } +85^{\circ}C$ | 2.2<br>2.4 | <u>-</u><br>- | -<br>- | V | | V <sub>IL</sub> | ON/OFF Pin Logic Input Level Low<br>V <sub>OUT</sub> = Nominal Output Voltage | J = 25°C<br>T <sub>J</sub> = 0°C to +85°C | -<br>- | -<br>- | 1.0<br>0.8 | V | | I <sub>IH</sub> | ON/OFF Pin Input Current<br>ON/OFF Pin = 5 V (ON) | T <sub>J</sub> = 25°C | | 15 | | μΑ | | I <sub>IL</sub> | ON/OFF Pin Input Current<br>ON/OFF Pin = 0 V (OFF) | T <sub>J</sub> = 25°C | | 1.0 | | μΑ | | T <sub>ON_MIN</sub> | ON/OFF Pin Minimum Width | T <sub>J</sub> = 25°C | | 50 | | μs | | TOTAL DEVIC | E | | | | | | | I <sub>CC</sub> | Supply Current | $ \begin{array}{c} (V_{CC}=5.0 \text{ V to } 40 \text{ V},\\ CT=2.2 \text{ nF, Pin } 7=V_{CC},\\ V_{Pin} 5>V_{th}, \text{Pin } 2=\text{GND},\\ \text{remaining pins open)} \end{array} $ | | | 7.0 | mA | | I <sub>STBY</sub> | Standby Quiescent Current | $\begin{array}{c} \text{ON/OFF Pin} = 5.0 \text{ V (OFF)} \\ \text{T}_{J} = 25^{\circ}\text{C} \\ \text{T}_{J} = -40^{\circ}\text{C to} + 125^{\circ}\text{C} \end{array}$ | | 85 | 120<br>120 | μΑ | | T <sub>SHD</sub> | Thermal Shutdown Threshold | | | 160 | | °C | | T <sub>SHDHYS</sub> | Hysteresis | | | 10 | | °C | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>6.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient temperature as possible. 7. The V<sub>IPK</sub> Current Limit Voltage is specified at static conditions. In dynamic operation the sensed current turn-off value depends on comparator response time and di/dt current slope. See the Operating Description section for details. <sup>8.</sup> NCV prefix is for automotive and other applications requiring site and change control and extended operating temperature conditions. Figure 5. Oscillator Frequency vs. Timing Capacitor Figure 6. Oscillator Frequency vs. Supply Voltage Figure 7. Voltage Drop in Emitter Follower Configuration Figure 8. Common Emitter Configuration Output Darlington Switch Voltage Drop vs. Temperature Figure 9. $V_{th}$ vs. Temperature Figure 10. Current Limit Sense Voltage ( $V_{IPK}$ ) vs. Temperature Figure 11. Standby Supply Current vs. Supply Voltage #### INTRODUCTION The NCP3066 is a monolithic power switching regulator optimized for LED Driver applications. Its flexible architecture enables the system designer to directly implement step-up, step-down, and voltage-inverting converters with a minimum number of external components for driving LEDs. A representative block diagram is shown in Figure 3. ### **Operating Description** The NCP3066 operates as a fixed oscillator frequency output voltage ripple gated regulator. In general, this mode of operation is somewhat analogous to a capacitor charge pump and does not require dominant pole loop compensation for converter stability. The typical operating waveforms are shown in Figure 12. The output voltage waveform is shown for a step-down converter with the ripple and phasing exaggerated for clarity. During initial converter startup, the feedback comparator senses that the output voltage level is below nominal. This causes the output switch to turn on and off at a frequency and duty cycle controlled by the oscillator, thus pumping up the output filter capacitor. When the output voltage level reaches nominal comparator value, the output switch cycle is inhibited. When the load current causes the output voltage to fall below the nominal value feedback comparator enables switching immediately. Under these conditions, the output switch conduction can be enabled for a partial oscillator cycle, a partial cycle plus a complete cycle, multiple cycles, or a partial cycle plus multiple cycles. #### Oscillator The oscillator frequency and off–time of the output switch are programmed by the value of the timing capacitor $C_T$ . The capacitor $C_T$ is charged and discharged by a 1 to 6 ratio internal current source and sink, generating a positive going sawtooth waveform at Pin 3. This ratio sets the maximum $t_{ON}/(t_{ON}+t_{OFF})$ of the switching converter as 6/(6+1) or 85.7% (typical). The oscillator peak and valley voltage difference is 500 mV typically. To calculate the $C_T$ capacitor value for required oscillator frequency, use the equations found in Figure 15. An online NCP3066 design tool can be found at www.onsemi.com, which aids in selecting component values. Figure 12. Typical Operating Waveforms #### **Peak Current Comparator** Under normal conditions, the output switch conduction is initiated by the Voltage Feedback comparator and terminated by the oscillator. Abnormal operating conditions occur when the converter output is overloaded or when feedback voltage sensing is lost. Under these conditions, the $I_{pk}$ Current comparator will protect the Darlington output Switch. The switch current is converted to a voltage by inserting a fractional ohm resistor, $R_s$ , in series with $V_{\rm CC}$ and Darlington output switch. The voltage drop across $R_s$ is monitored by the Current comparator. If the voltage drop exceeds $V_{IPK}$ , the comparator will set the latch and terminate the output switch conduction on a cycle–by–cycle basis. Figure 13. Current Waveform The $V_{IPK}$ Current Limit Voltage threshold is specified at static conditions. In dynamic operation the sensed current turn-off value depends on comparator response time and di/dt current slope. Real V<sub>turn-off</sub> on R<sub>s</sub> resistor $V_{turn\_off} = V_{ipk} + R_s*(t_{delay}*di/dt)$ Typical $I_{pk}$ comparator response time $t_{delay}$ is 350 ns. The di/dt current slope is dependent on the voltage difference across the inductor and the value of the inductor. Increasing the value of the inductor will reduce the di/dt slope. It is recommended to verify the actual peak current in the application at worst conditions to be sure that the max peak current will never get over the 1.5 A Darlington Switch Current max rating. #### **Thermal Shutdown** Internal thermal shutdown circuitry is provided to protect the IC in the event that the maximum junction temperature is exceeded. When activated, typically at 160°C, the Darlington Output Switch is disabled. The temperature sensing circuit is designed with some hysteresis. The Darlington Switch is enabled again when the chip temperature decreases under the low threshold. This feature is provided to prevent catastrophic failures from accidental device overheating. It is not intended to be used as a replacement for proper heatsinking. #### **Output Switch** The output switch is designed in Darlington configuration. This allows the application designer to operate at all conditions at high switching speed and low voltage drop. The Darlington Output Switch is designed to switch a maximum of 40 V collector to emitter voltage and current up to 1.5 A. #### **ON/OFF Function** The ON/OFF function provides interruption of switching and puts the circuitry into the low consumption mode. This feature is applicable for digital dimming of the LEDs as well. The ON/OFF signal inhibits switching of the regulator and reduces the average current through the LEDs. The frequency of this pulse width–modulated signal with the duty cycle can range from less than 1% to 100% is limited by the value of 1 kHz. Pulling this pin below 0.8 V or leaving it opened turns the regulator off. In this state the consumption of the device is reduced below 100 uA. Pulling this pin above 2.4 V (up to max. 25 V) allows the regulator running in normal state. If the ON/ $\overline{\text{OFF}}$ feature is not needed, the ON/ $\overline{\text{OFF}}$ pin can be wired to V<sub>CC</sub>, provided this voltage does not exceed 25 V. #### **No Output Capacitor Operation** A traditional buck topology includes an inductor followed by an output capacitor which filters the ripple. The capacitor is placed in parallel with the LED or array of LEDs to lower the ripple current. A constant current buck regulator such as the NCP3066 focuses on the control of the current through the load, not the voltage across it. The switching frequency of the NCP3066 is in the range of 100-250 kHz which is much higher than the human eye can detect. By configuring NCP3066 in a continuous conduction buck configuration with low peak to peak ripple the output filter capacitor can be eliminated. The important design parameter is to keep the peak current below the maximum current rating of the LED. Using 15-40% peak to peak ripple results in a good compromise between achieving max average output current without exceeding the maximum limit. This saves space and reduces part count for applications. ### **APPLICATIONS** Figures 15 through 24 show the simplicity and flexibility of the NCP3066. Two main converter topologies are demonstrated with actual test data shown below each of the circuit diagrams. The demo boards have an input for a digital dimming signal. You can provide a PWM signal to change the average output current and reduce the LED brightness. Figure 14 gives the relevant design equations for the key parameters. Additionally, a complete application design aid for the NCP3066 can be found at www.onsemi.com. | Parameter | Step-Down | Step-Up | |---------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | $\left(\frac{t_{OI}}{t_{Off}}\right)$ | $\frac{V_{out} + V_{F}}{V_{in} - V_{SWCE} - V_{out}}$ | $ rac{V_{out} + V_{F} - V_{in}}{V_{in} - V_{SWCE}}$ | | t <sub>on</sub> | $\frac{\frac{\frac{ton}{toff}}{f \times \left(\frac{ton}{toff} + 1\right)}$ | $\frac{\frac{\frac{ton}{toff}}{f \times \left(\frac{ton}{toff} + 1\right)}$ | | C <sub>T</sub> | $C_{T} = \frac{381.6 \cdot 10^{-6}}{f_{OSC}} - 343 \times 10^{-12}$ | | | I <sub>L(avg)</sub> | l <sub>out</sub> | $I_{out} imes \left( \frac{t_{on}}{t_{off}} + 1 \right)$ | | I <sub>pk</sub> (Switch) | $I_{L(avg)} + \frac{\Delta I_{L}}{2}$ | $I_{L(avg)} + \frac{\Delta I_{L}}{2}$ | | $R_s$ | 0.20<br>I <sub>pk</sub> (Switch) | 0.20<br>I <sub>pk</sub> (Switch) | | L | $\left(\frac{V_{\text{in}} - V_{\text{SWCE}} - V_{\text{out}}}{\Delta I_{L}}\right) \times t_{\text{on}}$ | $\left(\!\frac{\text{Vin} - \text{VSWCE}}{\Delta I_L}\!\right) \times t_{\text{ON}}$ | | V <sub>ripple(pp)</sub> | $\Delta I_L \sqrt{\left(\frac{1}{8 f C_O}\right)^2 + (ESR)^2}$ | $\frac{t_{OO}l_{OUU}}{C_{O}} + \Deltal_{L} \times ESR$ | | I <sub>out</sub> | V <sub>TH</sub><br>R <sub>sense</sub> | $\frac{V_{TH}}{R_{sense}}$ | <sup>9.</sup> V<sub>SWCE</sub> - Darlington Switch Collector to Emitter Voltage Drop, refer to Figures 7 and 8. # Figure 14. Design Equations #### The Following Converter Characteristics Must Be Chosen: V<sub>in</sub> – Nominal operating input voltage. Vout - Desired output voltage. I<sub>out</sub> – Desired output current. $\Delta I_L$ – Desired peak–to–peak inductor ripple current. For maximum output current it is suggested that $\Delta I_L$ be chosen to be less than 10% of the average inductor current $I_{L(avg)}$ . This will help prevent $I_{pk\,(Switch)}$ from reaching the current limit threshold set by $R_s$ . If the design goal is to use a minimum inductance value, let $\Delta I_L = 2(I_{L(avg)})$ . This will proportionally reduce converter output current capability. *f* – Maximum output switch frequency. $V_{ripple(pp)}$ – Desired peak-to-peak output ripple voltage. For best performance the ripple voltage should be kept to a low value since it will directly affect line and load regulation. Capacitor $C_O$ should be a low equivalent series resistance (ESR) electrolytic designed for switching regulator applications. <sup>10.</sup> V<sub>F</sub> - Output rectifier forward voltage drop. Typical value for 1N5819 Schottky barrier rectifier is 0.4 V. <sup>11.</sup> The calculated ton/toff must not exceed the minimum guaranteed oscillator charge to discharge ratio. Figure 15. Buck Demoboard with External Switch Application Schematic **Table 1. BILL OF MATERIALS** | Desig-<br>nator | Qty | Description | Value | Toler-<br>ance | Footprint | Manufacturer | Manufacturer<br>Part Number | |-----------------|--------|-------------------------------|-------------|----------------|---------------------|------------------|-----------------------------| | R1;R2;<br>R3;R4 | 4 | Resistor | 0.15R | 1% | 1206 | Susumu | RL1632R-R150-F | | R10 | 1 | Resisitor | 10k | 1% | 1206 | Rohm | MCR18EZHF1002 | | R11;<br>R15 | 2 | Resisitor | 1k | 1% | 1206 | Rohm | MCR18EZPF1001 | | R12 | NU | Resistor | 12k | 1% | 1206 | Rohm | MCR18EZHF1202 | | R16 | 1 | Resistor | 0.68R | 5% | 1210 | Panasonic - ECG | ERJ-14RQJR68U | | R17 | OPTION | Resistor | 0.33R | 5% | 1210 | Panasonic - ECG | ERJ-14RQJR33U | | R19 | 1 | Resistor | 1k | 5% | 1210 | Panasonic - ECG | ERJ-14YJ102U | | C1 | 1 | Capacitor | 220μF/35V | 20% | 10x12.5 | Panasonic | EEUFC1V221 | | C2;C7 | 2 | Capacitor | 100nF | 10% | 1206 | Kemet | C1206C104K5RACTU | | C5 | 1 | Capacitor | 1.8nF | 10% | 1206 | Kemet | C1206C182K5RACTU | | C8 | 1 | Capacitor | 150μF/16V | 20% | F8 | SANYO | 16SP150M | | C9 | 1 | Capacitor | 100pF | 10% | 1206 | Vishay/Vitramon | VJ1206Y101KXEAT5Z | | C10 | 1 | Capacitor | 2.2nF | 10% | 1206 | Kemet | C1206C222K5RACTU | | Q1 | 1 | Power MOSFET<br>-25A, -30V | NTD18P03L | - | DPAK | ON Semiconductor | NTD18P03L | | Q2 | 1 | Switching NPN<br>Transistor | MMBT489LT1G | - | SOT-23 | ON Semiconductor | MMBT489LT1G | | D2 | 1 | 1A, 30V Schottky<br>Rectifier | MBR130T1G | - | SOD123 | ON Semiconductor | MBR130T1G | | IC1 | 1 | Switching<br>Regulator | NCP3066DR2G | - | SOIC-8 | ON Semiconductor | NCP3066DR2G | | D1 | 1 | 3A, 30V Schottky<br>Rectifier | MBRS330T3G | - | SMC | ON Semiconductor | MBRS330T3G | | L1 | 1 | Inductor | 47 μΗ | 20% | Wurth<br>Elektronik | Wurth Elektronik | WE-PD4 74457147 | Figure 16. Buck with External Switch Demoboard Layout Figure 18. Efficiency of Buck LED Driver Figure 19. Efficiency of Buck LED Driver at I<sub>out</sub> = 3 A Figure 17. Buck with External Switch Demoboard Photo Figure 15, Buck Demoboard With External Switch Application Schematic illustrates the NCP3066 being used as a PFET controller. Table 1. Bill Of Materials shows the small number of additional parts which are necessary to assemble mentioned demoboard. The demoboard based on two layer PCB and the layout is mentioned in Figure 16. Buck Demoboard Layout. The Line regulation is mentioned in Figure 20, Line Regulation. The Figure 21, Dimming characteristic shows behavior of circuitry in case the square wave signal with 5 V amplitude and 300 Hz frequency was delivered into ON/OFF pin of device. # **Table 2. TEST RESULTS** | Line Regulation | Vin = 12 V to 35 V, lout = 3000 mA | 250 mA | |-----------------|------------------------------------|--------| | Output Ripple | Vin = 12 V, lout = 3000 mA | 320 mA | | Efficiency | Vin = 12 V, lout = 3000 mA | 80% | Figure 22. Boost demoboard Application Schematic # **Table 3. BILL OF MATERIALS** | Designator | Qty | Description | Value | Toler-<br>ance | Foot-<br>print | Manufacturer | Manufacturer<br>Part Number | |------------|-----|------------------------|---------------|----------------|----------------|------------------|-----------------------------| | R1 | 1 | Resistor | 0.15R | 1% | 1206 | Susumu | RL1632R-R150-F | | R2;R4 | NU | Resisitor | 100R | 1% | 1206 | Vishay/Dale | CRCW1206100RFKEA | | R3 | 1 | Resisitor | 1k | 1% | 1206 | Rohm | MCR18EZPF1001 | | R5 | 1 | Resistor | 0.68R | 5% | 1210 | Panasonic - ECG | ERJ-14RQJR68U | | R6 | 1 | Resistor | 10k | 1% | 1206 | Rohm | MCR18EZHF1002 | | C1 | 1 | Capacitor | 180μF | 20% | F8 | SANYO | 16SVPS180M | | C2 | 1 | Capacitor | 100nF | 10% | 1206 | Kemet | C1206C104K5RACTU | | СЗ | 1 | Capacitor | 2.2nF | 10% | 1206 | Kemet | C1206C222K5RACTU | | C4,C5,C6 | 3 | Capacitor | 100μF | 20% | 1210 | TDK | C4532Y5V1A107Z | | C10 | 1 | Capacitor | 2.2nF | 10% | 1206 | Kemet | C1206C222K5RACTU | | IC1 | 1 | Switching<br>Regulator | NCP3066DR2G | - | SOIC-8 | ON Semiconductor | NCP3066DR2G | | D1 | 1 | Diode | MBRS1540T3G | - | SMB | ON Semiconductor | MBRS1540T3G | | D2 | 1 | Zener Diode | BZX84B18VLT1G | - | SOT-23 | ON Semiconductor | BZX84B18VLT1G | | L2 | 1 | Inductor | 100μΗ | 20% | Coilcraft | Coilcraft | DO3316P-104MLB | Figure 23. Boost Demoboard Layout Figure 25. Boost LED Driver Efficiency Figure 24. Boost Demonstration Photo Figure 22, Boost Demoboard Application Schematic, illustrates the basic circuitry in boost topology, which allows supplying string up to eight LEDs up to 150 mA consumption. Table 3, Bill of Materials shows the small number of additional parts which are necessary to assembly mentioned demoboard. The demoboard based on one layer PCB and the layout is shown in Figure 23, Buck Demoboard Layout. The photo of this demoboard is mentioned in Figure 24, Boost Demoboard Photo. Figure 26, Dimming Characteristic shows behavior of circuitry in case the square wave signal with 5 V amplitude and 300 Hz frequency was delivered into ON/OFF pin of device. There was tested eight LEDs string with 150 mA consumption and $V_{\rm IN}$ = 10 V at room temperature. The efficiency of this demoboard is mentioned in Figure 25. Efficiency of Boost LED Driver. **Table 4. TEST RESULTS** | Line Regulation | Vin = 10 V to 20 V, Vout = 19.2 V, lout = 350 mA | 25 mA | |-----------------|--------------------------------------------------|-------| | Output Ripple | Vin = 10 V to 20 V, Vout = 19.2 V, lout = 350 mA | 55 mA | | Efficiency | Vin = 12 V, Vout = 19.2 V, lout = 350 mA | 85% | Figure 27. Buck Demoboard Application Schematic # Table 5. BILL OF MATERIALS | Designator | Qty. | Description | Value | Tolerance | Footprint | Manufacturer | Manufacturer Part<br>Number | |------------|------|------------------------|-----------|-----------|-----------|-----------------|-----------------------------| | R1 | 1 | Resistor | 0.15R | 1% | 1206 | Susumu | RL1632R-R150-F | | R2; R5 | NU | Resisitor | 100R | 1% | 1206 | Vishay/Dale | CRCW1206100RFKEA | | R3 | 1 | Resisitor | 1 k | 1% | 1206 | Rohm | MCR18EZPF1001 | | R4 | 1 | Resistor | 0.68R | 5% | 1210 | Panasonic - ECG | ERJ-14RQJR68U | | R6 | 1 | Resisitor | 10 k | 1% | 1206 | Rohm | MCR18EZHF1002 | | R7 | NU | Resisitor | 12 k | 1% | 1206 | Rohm | MCR18EZPF1202 | | C1 | 1 | Capacitor | 330 μF | 20% | F8 | PANASONIC | EEEFK1E331GP | | C2 | 1 | Capacitor | 100 nF | 10% | 1206 | Kemet | C1206C104K5RACTU | | СЗ | 1 | Capacitor | 2.2 nF | 10% | 1206 | Kemet | C1206C222K5RACTU | | C4, C5, C6 | 3 | Capacitor | 100 μF | 20% | 1210 | TDK | C4532Y5V1A107Z | | IC1 | 1 | Switching<br>Regulator | NCP3066 | - | SOIC8 | onsemi | NCP3066DR2G | | D1 | 1 | Diode | MBRS1504 | - | SMB | onsemi | MBRS1504T3G | | D2 | 1 | Zener Diode | BZX84C8V2 | - | SOT23 | onsemi | BZX84C8V2LT1G | | L1 | 1 | Inductor | 47 μΗ | 20% | DO3316 | CoilCraft | DO3316P-473MLB | Figure 28. Buck Demoboard Layout The Figure 27 Buck demoboard Application schematic illustrates the basic circuitry in buck topology, which allows supplying one or two LEDs up to 350 mA consumption. The TABLE 5 BILL OF MATERIALS shows the small number of additional parts which are necessary to assembly Figure 30. Line Regulation Figure 29. Buck Demonstration Photo mentioned demoboard. The demoboard based on one layer PCB and the layout is mentioned in Figure 28 Buck Demoboard Layout. The Line regulation is mentioned in Figure 30 Line Regulation. The Figure 31 shows efficiency of Buck LED Driver. Figure 31. Efficiency of Buck LED Driver ### **Table 6. TEST RESULTS** | Line Regulation | Vin = 8 V to 20 V, Vout = 3.2 V, lout = 350 mA | 19 mA | |-----------------|------------------------------------------------|-------| | Output Ripple | Vin = 8 V to 20 V, Vout = 3.2 V, lout = 350 mA | 32 mA | | Efficiency | Vin = 12 V, Vout = 3.2 V, lout = 350 mA | 62% | Figure 32. ONOFF Serial Resistor Connection If the application allows ON/ $\overline{OFF}$ pin to be biased by voltage and the power supply is not connected to Vcc pin at the same time, then it is recommended to limit ON/OFF current by resistor with value $10~\text{k}\Omega$ to protect the NCP3066 device. This situation is mentioned in Figure 32, ON/ $\overline{OFF}$ Serial Resistor Connection. This resistor shifts the $ON/\overline{OFF}$ threshold by about 200 mV to higher value, but the TTL logic compatibility is kept in full range of input voltage and operating temperature range. # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------|-----------------------| | NCP3066MNTXG | DFN-8<br>(Pb-Free) | 4000 / Tape & Reel | | NCP3066PG | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | NCP3066DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCV3066MNTXG | DFN-8<br>(Pb-Free) | 4000 / Tape & Reel | | NCV3066PG | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | NCV3066DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. **DATE 15 JAN 2009** #### NOTES: - DIMENSIONS AND TOLERANCING PER - DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED - PAD AS WELL AS THE TERMINALS. DETAILS A AND B SHOW OPTIONAL CON-STRUCTIONS FOR TERMINALS. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN MAX | | | | Α | 0.80 | 1.00 | | | A1 | 0.00 | 0.05 | | | А3 | 0.20 | REF | | | b | 0.25 0.35 | | | | D | 4.00 BSC | | | | D2 | 1.91 2.21 | | | | Е | 4.00 BSC | | | | E2 | 2.09 | 2.39 | | | е | 0.80 BSC | | | | K | 0.20 | | | | L | 0.30 | 0.50 | | | L1 | | 0.15 | | ### **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code Α = Assembly Location = Wafer Lot Т Υ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON15232D | Electronic versions are uncontrolled except when accessed directly from the Document Repositive Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | DFN8, 4X4, 0.8P | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ### SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | # **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. # SOIC-8 NB CASE 751-07 ISSUE AK # **DATE 16 FEB 2011** | | | | DITTE TO LED 2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE | | 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative