

## DESCRIPTION

The MP9487 is a high-voltage, step-down, switching regulator that delivers up to 1A of continuous current to the load. It integrates a high-side, high-voltage, power MOSFET with a current limit of 3.5A, typically. The wide 4.5V to 100V input range accommodates a variety of step-down applications, making it ideal for automotive, industry, and lighting applications. Hysteretic voltage-mode control is employed for very fast response. MPS's proprietary feedback control scheme minimizes the number of required external components.

The switching frequency can be up to 1MHz, allowing for small component size. Thermal shutdown and short-circuit protection (SCP) provide reliable and fault-tolerant operations. A 170 $\mu$ A quiescent current allows the MP9487 to be used in battery-powered applications.

The MP9487 is available in a SOIC-8 package with an exposed pad.

# **FEATURES**

- Wide 4.5V to 100V Input Range
- 3.5A Typical Peak Switching Current Limit
- Hysteretic Control: No Compensation
- Up to 1MHz Switching Frequency
- Short-Circuit Protection (SCP) with Integrated High-Side MOSFET
- 170µA Quiescent Current
- Thermal Shutdown
- Available in a SOIC-8 Package with an Exposed Pad

# **APPLICATIONS**

- Scooters, E-Bike Control Power Supplies
- Solar Energy Systems
- Automotive System Power
- Industrial Power Supplies
- High-Power LED Drivers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



## Efficiency vs. Output Current



## **ORDERING INFORMATION**

| Part Number* | Package   | Top Marking |
|--------------|-----------|-------------|
| MP9487GN     | SOIC-8 EP | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MP9487GN-Z)

# **TOP MARKING**

# MP9487 LLLLLLLL MPSYWW

MP9487: part number LLLLLLL: lot number MPS: MPS prefix Y: year code WW: week code





П

| SOIC-8 EP<br>Pin # | Name | Description                                                                                                                                                                                                                   |  |
|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                  | FB   | Feedback. FB is the input to the voltage hysteretic comparators. The average FB voltage<br>s maintained at 200mV by loop regulation.                                                                                          |  |
| 2                  | NC   | No connection.                                                                                                                                                                                                                |  |
| 3                  | VIN  | <b>Input supply.</b> VIN supplies power to all of the internal control circuitries, both BST regulators, and the high-side switch. A decoupling capacitor to ground must be placed close to VIN to minimize switching spikes. |  |
| 4                  | BST  | <b>Bootstrap.</b> BST is the positive power supply for the internal, floating, high-side MOSFET driver. Connect a bypass capacitor between BST and SW.                                                                        |  |
| 5                  | SW   | <b>Switch node.</b> SW is the output from the high-side switch. A low forward voltage Schottk rectifier to ground is required. The rectifier must be placed close to SW to reduce switchin spikes.                            |  |
| 6                  | ТМ   | Test mode pin for factory use only. Connect TM pin to EN pin in application.                                                                                                                                                  |  |
| 7                  | EN   | <b>Enable input.</b> Pull EN below the specified threshold to shut down the MP9487. Pull E above the specified threshold or leave EN floating to enable the MP9487.                                                           |  |
| 8                  | GND  | <b>Ground.</b> GND should be placed as close to the output capacitor as possible to avoid the high-current switch paths. Connect the exposed pad to GND plane for optimal thermal performance.                                |  |

# ABSOLUTE MAXIMUM RATINGS (1)

| Supply voltage (VIN)0.3V to +100V                         |   |
|-----------------------------------------------------------|---|
| Switch voltage (V <sub>SW</sub> )0.5V                     |   |
| 0.5V(-7V for 10ns) to $V_{IN}$ + 0.5V                     |   |
| to VIN + 0.5V                                             |   |
| BST to SW0.3V to +6V                                      |   |
| All other pins0.3V to +6V                                 |   |
| Junction temperature150°C                                 |   |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ |   |
|                                                           | l |
| Lead temperature260°C                                     |   |
| Storage temperature65°C to +150°C                         |   |
| Recommended Operating Conditions <sup>(3)</sup>           |   |
| Supply voltage (VIN)4.5V to 95V                           |   |
| EN and TM voltages0V to 5V                                |   |
| Maximum switching frequency 1MHz                          |   |
| Operating junction temp. (T <sub>J</sub> )40°C to +125°C  |   |
|                                                           |   |

| Thermal Resistance          | θја  | θ」        |
|-----------------------------|------|-----------|
| SOIC-8 EP                   |      |           |
| EV9487-N-00A <sup>(4)</sup> | . 34 | 4°C/W     |
| JESD51-7 <sup>(5)</sup>     | . 50 | . 10 °C/W |

### NOTES:

- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on EV9487-N-00A 2-layer 63mmx63mm board.
- 5) Measured on JESD51-7 4-layer board.

<sup>1)</sup> Exceeding these ratings may damage the device.

# **ELECTRICAL CHARACTERISTICS**

VIN = 60V,  $T_A = +25$ °C, unless otherwise noted. Specifications over temperature are guaranteed by design and characterization.

| Parameter                                          | Symbol            | Condition                                                                             | Min  | Тур  | Max  | Units |
|----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------|------|------|------|-------|
| VIN UVLO threshold                                 |                   |                                                                                       | 3.6  | 4.0  | 4.35 | V     |
| VIN UVLO hysteresis                                |                   |                                                                                       |      | 0.4  |      | V     |
| Shutdown supply current                            |                   | $V_{EN} = 0V$                                                                         |      | 2    | 5    | μA    |
| Quiescent supply current                           |                   | No load, TM = low,<br>V <sub>FB</sub> = 250mV                                         |      | 170  | 240  | μA    |
| Upper switch on resistance <sup>(6)</sup>          | RDS(ON)           | $V_{BST} - V_{SW} = 5V$                                                               |      | 500  |      | mΩ    |
| Upper switch leakage current                       | ISWLK             | $V_{EN} = 0V, V_{SW} = 0V$                                                            |      | 0.01 | 1    | μA    |
| Current limit                                      | Ірк               | V <sub>FB</sub> = 0.15V                                                               | 2.9  | 3.5  | 4.5  | Α     |
| EN up threshold                                    | $V_{\text{ENH}}$  |                                                                                       | 1.4  | 1.55 | 1.7  | V     |
| EN threshold hysteresis                            | $V_{\text{ENHY}}$ |                                                                                       |      | 320  |      | mV    |
| EN input current                                   | I <sub>ENI</sub>  | $V_{EN} = 5V$                                                                         |      | 0.01 | 1    | μA    |
| EN pull-up current                                 | IENS              | $V_{EN} = 2V$                                                                         |      | 2    | 3    | μA    |
| Feedback voltage threshold high (6)                | Vfbh              | $4.5V < VIN < 95V, V_{FB}$ rising from 0V until V <sub>SW</sub> < 30V                 | 209  | 215  | 221  | mV    |
| Feedback voltage threshold low (6)                 | $V_{FBL}$         | 4.5V < VIN < 95V, V <sub>FB</sub> falling from 0.25V until V <sub>SW</sub> > 30V      | 179  | 185  | 191  | mV    |
| FB input current                                   | I <sub>FB</sub>   | $V_{FB} = 5V \text{ or } 0V$                                                          | -300 |      | 300  | nA    |
| FB propagation delay to output high <sup>(6)</sup> | Tfbdh             | Falling edge of V <sub>FB</sub> from<br>0.25V to 0V to V <sub>SW</sub> rising<br>edge |      | 100  |      | ns    |
| FB propagation delay to output high <sup>(6)</sup> | TFBDL             | Rising edge of $V_{FB}$ from 0V to 0.25V to $V_{SW}$ falling edge                     |      | 100  |      | ns    |
| Thermal shutdown <sup>(7)</sup>                    |                   | Trigger thermal shutdown                                                              |      | 150  |      | °C    |
|                                                    |                   | Hysteresis                                                                            |      | 20   |      | -U    |

NOTES:

6) Guaranteed by design.

7) Guaranteed by characterization, not tested in production.

# **TYPICAL CHARACTERISTICS**

VIN = 60V,  $T_A = +25^{\circ}C$ , unless otherwise noted.



Shutdown Current vs. Temperature



UVLO Threshold vs. Temperature





Quiescent Current vs. Temperature  $V_{IN}$ =95V, TM=LOW,EN=HIGH,  $V_{FB}$ =250mV







#### MP9487 Rev. 1.0 2/19/2019

# **TYPICAL PERFORMANCE CHARACTERISTICS**

VIN = 60V,  $V_{OUT}$  = 5V,  $I_{OUT}$  = 1A, L = 33µH,  $C_{OUT}$  = 100µF,  $T_A$  = +25°C, unless otherwise noted.



**Line Regulation** 

but=1m A

but=1000m A

10 20 30 40 50 60 70 80 90 100

Input Voltage(V)

2

 $\begin{array}{c}
1 \\
0.5 \\
0 \\
-0.5 \\
-1 \\
-1.5 \\
-2
\end{array}$ 

0

1.5

Regulation Error(%)

### Efficiency vs. Output Current



### Load Regulation



2/19/2019

# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 60V,  $V_{OUT}$  = 5V,  $I_{OUT}$  = 1A, L = 33µH,  $C_{OUT}$  = 100µF,  $T_A$  = +25°C, unless otherwise noted.



20ms/div.

100ms/div.

# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 60V,  $V_{OUT} = 5V$ ,  $I_{OUT} = 1A$ , L = 33µH,  $C_{OUT} = 100\mu$ F,  $T_A = +25$ °C, unless otherwise noted.



2V/div.

5V/div.

50V/div.

CH4: IL

1A/div.











400µs/div.

# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 60V,  $V_{OUT}$  = 5V,  $I_{OUT}$  = 1A, L = 33µH,  $C_{OUT}$  = 100µF,  $T_A$  = +25°C, unless otherwise noted.





CH1: Vout/AC 50mV/div. CH4: ILOAD

400µs/div.

1A/div.

Load Transient

I<sub>OUT</sub>=1A-->2A@70mA/μs



## **BLOCK DIAGRAM**



Figure 1: Function Block Diagram

# OPERATION

# Hysteresis Current Control with Adaptive Threshold Adjustment

The MP9487 operates in a hysteretic voltagecontrol mode to regulate the output voltage. FB is connected to the tap of a resistor divider, which determines the output voltage. The power MOSFET is turned on when the FB voltage (V<sub>FB</sub>) drops to 185mV and remains on until V<sub>FB</sub> rises to 215mV. The power MOSFET is turned off when V<sub>FB</sub> rises to 215mV and remains off until V<sub>FB</sub> falls to 185mV. The two thresholds of 215mV and 185mV are adjusted adaptively to compensate for all the circuit delays, so the output voltage is regulated with an average 200mV value at FB.

### Enable (EN) Control

The MP9487 has a dedicated enable control pin (EN) with positive logic. Its falling threshold is 1.23V, and its rising threshold is 1.55V (320mV higher).

When floating, EN is pulled up to about 3V by an internal  $2\mu A$  current source, so it is enabled. A current over  $2\mu A$  is needed to pull EN down.

### Floating Driver and Bootstrap Charging

The floating power MOSFET driver is powered by an external bootstrap capacitor. This floating driver has its own under-voltage lockout (UVLO) protection. The UVLO rising threshold is 2.2V with a threshold of 150mV.

The bootstrap capacitor is charged and regulated to about 5V by the dedicated internal bootstrap regulator.

If the internal circuit does not have sufficient voltage, and the bootstrap capacitor is not sufficiently charged, extra external circuitry can be used to ensure that the bootstrap voltage is in the normal operating region. Refer to the External Bootstrap Diode section on page 14 for more details.

### Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) is implemented to protect the chip from operating at an insufficient supply voltage. The UVLO rising threshold is about 4V, while its falling threshold is a consistent 3.6V.

### **Thermal Shutdown**

Thermal shutdown is implemented to prevent the chip from operating at exceedingly high temperatures. When the silicon die temperature is higher than its upper threshold, the entire chip shuts down. When the temperature is lower than its lower threshold, the chip is enabled again.

### **Output Short Protection**

The output voltage is well-regulated when  $V_{FB}$  is around 200mV. If the output is pulled low in overcurrent protection (OCP) or is shorted to GND directly,  $V_{FB}$  is low, even though the power MOSFET is turned on. The MP9487 regards the low  $V_{FB}$  as a failure. The power MOSFET shuts off if the failure time is longer than 10µs. The MP9487 attempts operation again after a delay of about 300µs.

The power MOSFET current is also accurately sensed via a current sense MOSFET. If the current is over the current limit, the IC is shut down. This offers extra protection under outputshort conditions.

## **APPLICATION INFORMATION**

### Setting the Output Voltage

The output voltage (V<sub>OUT</sub>) is set by a resistor divider (R1 and R2) (see the Typical Application on page 1). To achieve good noise immunity and low power loss, R2 is recommended to be in the range of  $5k\Omega$  to  $50k\Omega$ . R1 can then be determined with Equation (1):

$$R1 = \frac{V_{OUT} - V_{FB}}{V_{FB}} \times R2$$
 (1)

Where  $V_{FB}$  is 0.2V, typically.

### **Output Capacitor and Frequency Setting**

The output capacitor ( $C_{OUT}$ ) is necessary for achieving a smooth output voltage. The ESR of the capacitor should be sufficiently large compared to the capacitance; otherwise, the system may behave in an unexpected way, and the current ripple may be very high. V<sub>FB</sub> changes from 185mV to 215mV when the power MOSFET switches on. To charge the capacitor and generate 215mV at FB, the system needs ESR and some inductor current. For example, for a 5V V<sub>OUT</sub>, if the forward capacitor is 0.1µF, the suggested ESR range of the output capacitor is 100m $\Omega$  to 250m $\Omega$ . Tantalum or aluminum electrolytic capacitors with a small ceramic capacitor are recommended.

A forward capacitor across R1 is recommended when the output capacitor is tantalum or aluminum electrolytic, which can set the desired frequency if the output capacitor and ESR cannot be changed. The forward capacitor can reduce the output voltage ripple.

In some application, simply a forward capacitor may not get proper frequency, then we can add a forward resistor in series with the forward capacitor or even more add a ceramic on the output.

### Selecting the Inductor

The inductor (L) is required to convert the switching voltage to a smooth current to the load. Although the output current is low, it is recommended that the inductor current be continuous in each switching period to prevent reaching the current limit. Calculate the inductor value with Equation (2):

$$L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{F_{SW} \times I_{OUT} \times V_{IN} \times K}$$
(2)

Where K is a coefficient of about  $0.15 \sim 0.85$ .

### **Output Rectifier Diode**

The output rectifier diode supplies current to the inductor when the high-side switch is off. To reduce losses due to the diode forward voltage and recovery times, use a Schottky diode.

The average current through the diode can be approximated with Equation (3):

$$I_{D} = I_{OUT} x \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(3)

Choose a diode with a maximum reverse voltage rating greater than the maximum input voltage and a current rating is greater than the average diode current.

### Input Capacitor (CIN)

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance, especially under high switching frequency applications.

The RMS current through the input capacitor can be calculated with Equation (4):

$$I_{IN_{AC}} = I_{OUT} x \sqrt{\frac{V_{OUT}}{V_{IN}} x (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (4)

With low ESR capacitors, the input voltage ripple can be estimated with Equation (5):

$$\Delta V_{\rm IN} = \frac{I_{\rm OUT} \times V_{\rm OUT}}{F_{\rm SW} \times C_{\rm IN} \times V_{\rm IN}} \times (1 - \frac{V_{\rm OUT}}{V_{\rm IN}})$$
(5)

Choose an input capacitor with enough RMS current rating and enough capacitance for small input voltage ripples.

When electrolytic or tantalum capacitors are applied, a small, high-quality ceramic capacitor (i.e.:  $0.1\mu$ F) should be placed as close to the IC as possible.

### **External Bootstrap Diode**

An external bootstrap diode may enhance the efficiency of the converter (see Figure 2). An external BST diode is recommended from the 5V supply to BST in the following cases:

- There is a 5V rail available in the system
- VIN is not greater than 5V
- V<sub>OUT</sub> is between 3.3V and 5V

This diode is also recommended for high duty cycle operations (when  $V_{OUT}$  / VIN > 65%) and very high frequency (close to 1MHz) applications.

The bootstrap diode can be a low-cost one, such as IN4148 or BAT54.



Figure 2: External Bootstrap Diode

### PCB Layout Guidelines

Efficient PCB layout is critical for stable operation. For best results, refer to Figure 3 and follow the guidelines below.

- 1. Place the input decoupling capacitor, catch diode, and the MP9487 (VIN, SW, and PGND) as close to each other as possible.
- 2. Keep the power traces very short and fairly wide, especially for the SW node. *This can help greatly reduce voltage spikes on the SW node and lower the EMI noise level.*
- 3. Run the feedback trace as far from the inductor and noisy power traces (like the SW node) as possible.
- 4. Place thermal vias with 15mil barrel diameter and 40mil pitch (distance between the centers) under the exposed pad to improve thermal conduction.



Figure 3: Recommended Layout

### **Design Example**

Table 1 is a design example following the application guidelines for the specifications below.

| Table | 1:  | Design | Example |
|-------|-----|--------|---------|
| Table | ••• | Design | Example |

| Vin             | 8V to 95V |  |
|-----------------|-----------|--|
| Vout            | 5V        |  |
| Continuous lout | 0A to 1A  |  |
| Pulse lout      | 2A        |  |

The typical application circuit for  $V_{OUT} = 5V$  in Figure 4 shows the detailed application schematic and is the basis for the typical performance waveforms. For more detailed device applications, please refer to the related evaluation board datasheets.

# **TYPICAL APPLICATION CIRCUIT**



Figure 5: VIN=15~95V, VOUT=12V, IOUT=1A

# PACKAGE INFORMATION



0.124(3.15) 0.136(3.45) 0.089(2.26) 0.101(2.56)

**BOTTOM VIEW** 



0.050(1.27)

0.103(2.62)

**FRONT VIEW** 

**RECOMMENDED LAND PATTERN** 

0.024(0.61)-

0.063(1.60)





DETAIL

### NOTE:

0.213(5.40)

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.

