# High Voltage Latch-Up Proof, Dual SPDT Switches Data Sheet ADG5436 ### **FEATURES** Latch-up proof 8 kV HBM ESD rating Low on resistance ( $<10~\Omega$ ) $\pm9~V$ to $\pm22~V$ dual-supply operation 9 V to 40 V single-supply operation 48 V supply maximum ratings Fully specified at $\pm15~V$ , $\pm20~V$ , +12~V, and +36~V $V_{SS}$ to $V_{DD}$ analog signal range ### **APPLICATIONS** Relay replacement Automatic test equipment Data acquisition Instrumentation Avionics Audio and video switching Communication systems ### **GENERAL DESCRIPTION** The ADG5436 is a monolithic CMOS device containing two independently selectable single-pole/double-throw (SPDT) switches. An EN input on the LFCSP package enables or disables the device. When disabled, all channels switch off. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. Both switches exhibit break-before-make switching action for use in multiplexer applications. The on-resistance profile is very flat over the full analog input range, ensuring excellent linearity and low distortion when switching audio signals. #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 2. LFCSP Package ### **PRODUCT HIGHLIGHTS** - 1. Trench isolation guards against latch-up. A dielectric trench separates the P and N channel transistors thereby preventing latch-up even under severe overvoltage conditions. - 2. Low Ron. - 3. Dual-supply operation. For applications where the analog signal is bipolar, the ADG5436 can be operated from dual supplies up to $\pm 22$ V. - 4. Single-supply operation. For applications where the analog signal is unipolar, the ADG5436 can be operated from a single-rail power supply up to 40 V. - 5. 3 V logic compatible digital inputs: $V_{INH} = 2.0 \text{ V}$ , $V_{INL} = 0.8 \text{ V}$ . - 6. No V<sub>L</sub> logic power supply required. # **ADG5436\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 # COMPARABLE PARTS - View a parametric search of comparable parts. # **EVALUATION KITS** Evaluation Board for 16 lead TSSOP Devices in the Switch/ Mux Portfolio # **DOCUMENTATION** ### **Data Sheet** ADG5436: High Voltage Latch-Up Proof, Dual SPDT Switches Data Sheet #### **User Guides** UG-945: Evaluation Board for 16-Lead TSSOP Devices in the Switches and Multiplexers Portfolio # REFERENCE MATERIALS - #### **Product Selection Guide** • Switches and Multiplexers Product Selection Guide # **DESIGN RESOURCES** - ADG5436 Material Declaration - PCN-PDN Information - · Quality And Reliability - Symbols and Footprints ### **DISCUSSIONS** View all ADG5436 EngineerZone Discussions. ## SAMPLE AND BUY Visit the product page to see pricing options. # TECHNICAL SUPPORT Submit a technical question or find your regional support number. ## DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. # **TABLE OF CONTENTS** | reatures | |-----------------------------------------------------| | Applications | | Functional Block Diagrams | | General Description | | Product Highlights | | Revision History | | Specifications | | ±15 V Dual Supply3 | | ±20 V Dual Supply4 | | 12 V Single Supply5 | | 36 V Single Supply6 | | Continuous Current per Channel, Sx or Dx7 | | | | REVISION HISTORY | | 8/15—Rev. A to Rev. B | | Changes to General Description Section | | Changes to Figure 4 | | 6/11—Rev. 0 to Rev. A | | Added $I_{\text{SS}}$ –40°C to +125°C Parameter $5$ | | Updated Outline Dimensions | | Changes to Ordering Guide | 7/10—Revision 0: Initial Version | Absolute Maximum Ratings | |----------------------------------------------| | ESD Caution | | Pin Configurations and Function Descriptions | | Truth Table For Switches | | Typical Performance Characteristics | | Test Circuits | | Terminology1 | | Trench Isolation1 | | Applications Information 1 | | Outline Dimensions | | Ordering Guide1 | # **SPECIFICATIONS** ## ±15 V DUAL SUPPLY $V_{\text{DD}}$ = +15 V $\pm$ 10%, $V_{\text{SS}}$ = –15 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 1. | Parameter | 25°C | -40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |-----------------------------------------------------------|-------|----------------|------------------------------------|---------|---------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $V_{\text{DD}}$ to $V_{\text{SS}}$ | V | | | On Resistance, Ron | 9.8 | | | Ω typ | $V_S = \pm 10 \text{ V}, I_S = -10 \text{ mA}; \text{ see Figure 25}$ | | | 11 | 14 | 16 | Ω max | $V_{DD} = +13.5 \text{ V}, V_{SS} = -13.5 \text{ V}$ | | On-Resistance Match<br>Between Channels, ΔR <sub>ON</sub> | 0.35 | | | Ωtyp | $V_S = \pm 10 \text{ V}$ , $I_S = -10 \text{ mA}$ | | | 0.7 | 0.9 | 1.1 | Ω max | | | On-Resistance Flatness, R <sub>FLAT (ON)</sub> | 1.2 | | | Ω typ | $V_S = \pm 10 \text{ V}, I_S = -10 \text{ mA}$ | | | 1.6 | 2 | 2.2 | Ω max | | | LEAKAGE CURRENTS | | | | | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | Source Off Leakage, I₅ (Off) | ±0.05 | | | nA typ | $V_S = \pm 10 \text{ V}, V_D = \mp 10 \text{ V}; \text{ see Figure 28}$ | | | ±0.25 | ±0.75 | ±3.5 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_S = \pm 10 \text{ V}, V_D = \mp 10 \text{ V}; \text{ see Figure 28}$ | | | ±0.4 | ±2 | ±12 | nA max | | | Channel On Leakage, ID (On), IS (On) | ±0.1 | | | nA typ | $V_S = V_D = \pm 10 \text{ V}$ ; see Figure 24 | | | ±0.4 | ±2 | ±12 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.002 | | 0.0 | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$ | | input current, incommi | 0.002 | | ±0.1 | μA max | VIII VIIII SI VIII | | Digital Input Capacitance, C <sub>IN</sub> | 5 | | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | F7 F | | | Transition Time, t <sub>TRANSITION</sub> | 170 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | , | 235 | 285 | 316 | ns max | V <sub>s</sub> = 10 V; see Figure 31 | | t <sub>on</sub> | 173 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 230 | 280 | 351 | ns max | V <sub>s</sub> = 10 V; see Figure 33 | | t <sub>OFF</sub> | 124 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 160 | 193 | 218 | ns max | V <sub>s</sub> = 10 V; see Figure 33 | | Break-Before-Make Time Delay, t <sub>D</sub> | 55 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | ,, ., | | | 18 | ns min | $V_{S1} = V_{S2} = 10 \text{ V}$ ; see Figure 32 | | Charge Injection, Q <sub>INJ</sub> | 200 | | | pC typ | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$<br>see Figure 34 | | Off Isolation | -78 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27 | | Channel-to-Channel Crosstalk | -58 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 26 | | Total Harmonic Distortion + Noise | 0.009 | | | % typ | $R_L = 1 \text{ k}\Omega$ , 15 V p-p, f = 20 Hz to 20 kHz; see Figure 29 | | –3 dB Bandwidth | 102 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30 | | Insertion Loss | -0.7 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 30 | | C <sub>s</sub> (Off) | 18 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | C <sub>D</sub> (Off) | 62 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | $C_D$ (On), $C_S$ (On) | 83 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | Parameter | 25°C | -40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |----------------------------------|-------|----------------|-----------------|-------------|------------------------------------------------------| | POWER REQUIREMENTS | | | | | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ | | I <sub>DD</sub> | 45 | | | μA typ | Digital inputs = $0 \text{ V or V}_{DD}$ | | | 55 | | 70 | μA max | | | Iss | 0.001 | | | μA typ | Digital inputs = $0 \text{ V or V}_{DD}$ | | | | | 1 | μA max | | | V <sub>DD</sub> /V <sub>SS</sub> | | | ±9/±22 | V min/V max | GND = 0 V | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. ### ±20 V DUAL SUPPLY $V_{DD}$ = +20 V $\pm$ 10%, $V_{SS}$ = -20 V $\pm$ 10%, GND = 0 V, unless otherwise noted. Table 2. | Parameter | 25°C | −40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |--------------------------------------------------------------|-------|----------------|------------------------------------|---------|---------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $V_{\text{DD}}$ to $V_{\text{SS}}$ | V | | | On Resistance, R <sub>ON</sub> | 9 | | | Ωtyp | $V_S = \pm 15 \text{ V, } I_S = -10 \text{ mA; see Figure 25}$ | | | 10 | 13 | 15 | Ω max | $V_{DD} = +18 \text{ V}, V_{SS} = -18 \text{ V}$ | | On-Resistance Match Between Channels, $\Delta R_{ON}$ | 0.35 | | | Ωtyp | $V_s = \pm 15 \text{ V}$ , $I_s = -10 \text{ mA}$ | | | 0.7 | 0.9 | 1.1 | Ω max | | | On-Resistance Flatness, R <sub>FLAT (ON)</sub> | 1.5 | | | Ωtyp | $V_S = \pm 15 \text{ V, } I_S = -10 \text{ mA}$ | | | 1.8 | 2.2 | 2.5 | Ω max | | | LEAKAGE CURRENTS | | | | | $V_{DD} = +22 \text{ V}, V_{SS} = -22 \text{ V}$ | | Source Off Leakage, Is (Off) | ±0.05 | | | nA typ | $V_S = \pm 15 \text{ V}, V_D = \mp 15 \text{ V}; \text{ see Figure 28}$ | | | ±0.25 | ±0.75 | ±3.5 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_S = \pm 15 \text{ V}, V_D = \mp 15 \text{ V}; \text{ see Figure 28}$ | | | ±0.4 | ±2 | ±12 | nA max | | | Channel On Leakage, I <sub>D</sub> (On), I <sub>S</sub> (On) | ±0.1 | | | nA typ | $V_S = V_D = \pm 15 \text{ V}$ ; see Figure 24 | | | ±0.4 | ±2 | ±12 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.002 | | | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$ | | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 5 | | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | | Transition Time, t <sub>TRANSITION</sub> | 158 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 217 | 260 | 293 | ns max | $V_S = 10 V$ ; see Figure 31 | | ton | 164 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 213 | 256 | 287 | ns max | $V_S = 10 \text{ V}$ ; see Figure 33 | | t <sub>OFF</sub> | 110 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 152 | 173 | 194 | ns max | $V_S = 10 \text{ V}$ ; see Figure 33 | | Break-Before-Make Time Delay, t <sub>D</sub> | 50 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | | | 15 | ns min | $V_{S1} = V_{S2} = 10 \text{ V}$ ; see Figure 32 | | Charge Injection, Q <sub>INJ</sub> | 250 | | | pC typ | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF; see}$<br>Figure 34 | | Off Isolation | -78 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 27 | | Channel-to-Channel Crosstalk | -58 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 26 | | Total Harmonic Distortion + Noise | 0.007 | | | % typ | $R_L = 1 \text{ k}\Omega$ , 20 V p-p, f = 20 Hz to 20 kHz; see Figure 29 | | −3 dB Bandwidth | 100 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30 | | Parameter | 25°C | −40°C to +85°C | −40°C to +125°C | Unit | Test Conditions/Comments | |------------------------|-------|----------------|-----------------|-------------|--------------------------------------------------| | Insertion Loss | -0.6 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; | | | | | | | see Figure 30 | | C <sub>s</sub> (Off) | 18 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | C <sub>D</sub> (Off) | 63 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | $C_D$ (On), $C_S$ (On) | 82 | | | pF typ | $V_S = 0 V, f = 1 MHz$ | | POWER REQUIREMENTS | | | | | $V_{DD} = +22 \text{ V}, V_{SS} = -22 \text{ V}$ | | $I_{DD}$ | 50 | | | μA typ | Digital inputs = $0 \text{ V}$ or $V_{DD}$ | | | 70 | | 110 | μA max | | | I <sub>SS</sub> | 0.001 | | | μA typ | Digital inputs = 0 V or V <sub>DD</sub> | | | | | 1 | μA max | | | $V_{DD}/V_{SS}$ | | | ±9/±22 | V min/V max | GND = 0 V | $<sup>^{\</sup>rm 1}\,\mbox{Guaranteed}$ by design; not subject to production test. ## **12 V SINGLE SUPPLY** $V_{\text{DD}}$ = 12 V $\pm$ 10%, $V_{\text{SS}}$ = 0 V, GND = 0 V, unless otherwise noted. Table 3. | Parameter | 25°C | −40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |-----------------------------------------------------------|-------|----------------|------------------|--------|---------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $0V$ to $V_{DD}$ | V | | | On Resistance, R <sub>ON</sub> | 19 | | | Ωtyp | $V_S = 0 \text{ V to } 10 \text{ V, } I_S = -10 \text{ mA; see}$<br>Figure 25 | | | 22 | 27 | 31 | Ω max | $V_{DD} = 10.8 V, V_{SS} = 0 V$ | | On-Resistance Match<br>Between Channels, ΔR <sub>ON</sub> | 0.4 | | | Ωtyp | $V_S = 0 \text{ V to } 10 \text{ V, } I_S = -10 \text{ mA}$ | | | 0.8 | 1 | 1.2 | Ω max | | | On-Resistance Flatness, R <sub>FLAT (ON)</sub> | 4.4 | | | Ωtyp | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}$ | | | 5.5 | 6.5 | 7.5 | Ω max | | | LEAKAGE CURRENTS | | | | | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$ | | Source Off Leakage, I <sub>s</sub> (Off) | ±0.05 | | | nA typ | $V_S = 1 \text{ V}/10 \text{ V}, V_D = 10 \text{ V}/1 \text{ V};$ see Figure 28 | | | ±0.25 | ±0.75 | ±3.5 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_S = 1 \text{ V}/10 \text{ V}, V_D = 10 \text{ V}/1 \text{ V};$ see Figure 28 | | | ±0.4 | ±2 | ±12 | nA max | | | Channel On Leakage, ID (On), Is (On) | ±0.1 | | | nA typ | $V_S = V_D = 1 \text{ V}/10 \text{ V}$ ; see Figure 24 | | | ±0.4 | ±2 | ±12 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.002 | | | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$ | | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 5 | | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | | Transition Time, trransition | 250 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | 346 | 437 | 501 | ns max | $V_S = 8 V$ ; see Figure 31 | | ton | 250 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 358 | 445 | 512 | ns max | $V_S = 8 V$ ; see Figure 33 | | t <sub>OFF</sub> | 135 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 178 | 212 | 237 | ns max | $V_S = 8 V$ ; see Figure 33 | | Break-Before-Make Time Delay, t <sub>D</sub> | 125 | | | ns typ | $R_L = 300 \Omega, C_L = 35 pF$ | | | | | 50 | ns min | $V_{51} = V_{52} = 8 \text{ V}$ ; see Figure 32 | | Charge Injection, Q <sub>INJ</sub> | 80 | | | pC typ | $V_S = 6 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF; see}$<br>Figure 34 | | Parameter | 25°C | −40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |-----------------------------------|-------|----------------|-----------------|-------------|-------------------------------------------------------------------------| | Off Isolation | -78 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 27 | | Channel-to-Channel Crosstalk | -58 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 26 | | Total Harmonic Distortion + Noise | 0.075 | | | % typ | $R_L = 1 \text{ k}\Omega$ , 6 V p-p, f = 20 Hz to 20 kHz; see Figure 29 | | −3 dB Bandwidth | 106 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30 | | Insertion Loss | -1.3 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 30 | | C <sub>s</sub> (Off) | 22 | | | pF typ | $V_S = 6 V, f = 1 MHz$ | | C <sub>D</sub> (Off) | 67 | | | pF typ | $V_S = 6 V, f = 1 MHz$ | | $C_D$ (On), $C_S$ (On) | 85 | | | pF typ | $V_S = 6 V, f = 1 MHz$ | | POWER REQUIREMENTS | | | | | V <sub>DD</sub> = 13.2 V | | I <sub>DD</sub> | 40 | | | μA typ | Digital inputs = 0 V or V <sub>DD</sub> | | | 50 | | 65 | μA max | | | $V_{DD}$ | | | 9/40 | V min/V max | $GND = 0 V, V_{SS} = 0 V$ | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. ### **36 V SINGLE SUPPLY** $V_{DD}$ = 36 V $\pm$ 10%, $V_{SS}$ = 0 V, GND = 0 V, unless otherwise noted. Table 4. | Parameter | 25°C | -40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |-------------------------------------------------------|-------|----------------|------------------|--------|---------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | | Analog Signal Range | | | $0V$ to $V_{DD}$ | V | | | On Resistance, Ron | 10.6 | | | Ωtyp | $V_s = 0 \text{ V to } 30 \text{ V, } I_s = -10 \text{ mA};$ see Figure 25 | | | 12 | 15 | 17 | Ω max | $V_{DD} = 32.4 \text{ V}, V_{SS} = 0 \text{ V}$ | | On-Resistance Match Between Channels, $\Delta R_{ON}$ | 0.35 | | | Ωtyp | $V_s = 0 \text{ V to } 30 \text{ V, } I_s = -10 \text{ mA}$ | | | 0.7 | 0.9 | 1.1 | Ω max | | | On-Resistance Flatness, RFLAT(ON) | 2.7 | | | Ωtyp | $V_S = 0 \text{ V to } 30 \text{ V, } I_S = -10 \text{ mA}$ | | | 3.2 | 3.8 | 4.5 | Ω max | | | LEAKAGE CURRENTS | | | | | $V_{DD} = 39.6 \text{ V}, V_{SS} = 0 \text{ V}$ | | Source Off Leakage, Is (Off) | ±0.05 | | | nA typ | $V_S = 1 \text{ V}/30 \text{ V}, V_D = 30 \text{ V}/1 \text{ V};$ see Figure 28 | | | ±0.25 | ±0.75 | ±3.5 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.1 | | | nA typ | $V_S = 1 \text{ V}/30 \text{ V}, V_D = 30 \text{ V}/1 \text{ V};$ see Figure 28 | | | ±0.4 | ±2 | ±12 | nA max | | | Channel On Leakage, ID (On), Is (On) | ±0.1 | | | nA typ | $V_S = V_D = 1 \text{ V}/30 \text{ V}$ ; see Figure 24 | | | ±0.4 | ±2 | ±12 | nA max | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.002 | | | μA typ | $V_{IN} = V_{GND} \text{ or } V_{DD}$ | | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 5 | | | pF typ | | | Parameter | 25°C | −40°C to +85°C | -40°C to +125°C | Unit | Test Conditions/Comments | |----------------------------------------------|------|----------------|-----------------|-------------|----------------------------------------------------------------------------| | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | | Transition Time, trransition | 174 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 246 | 270 | 303 | ns max | V <sub>s</sub> = 18 V; see Figure 31 | | ton | 180 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 247 | 270 | 301 | ns max | V <sub>s</sub> = 18 V; see Figure 33 | | toff | 127 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | 179 | 193 | 215 | ns max | V <sub>s</sub> = 18 V; see Figure 33 | | Break-Before-Make Time Delay, t <sub>D</sub> | 55 | | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ | | | | | 18 | ns min | $V_{S1} = V_{S2} = 18 \text{ V}$ ; see Figure 32 | | Charge Injection, Q <sub>INJ</sub> | 250 | | | pC typ | $V_S = 18 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$<br>see Figure 34 | | Off Isolation | -78 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 27 | | Channel-to-Channel Crosstalk | -58 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 26 | | Total Harmonic Distortion + Noise | 0.03 | | | % typ | R <sub>L</sub> = 1 kΩ, 18 V p-p, f = 20 Hz to<br>20 kHz; see Figure 29 | | –3 dB Bandwidth | 98 | | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 30 | | Insertion Loss | -0.8 | | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30 | | C <sub>s</sub> (Off) | 19 | | | pF typ | $V_{S} = 18 \text{ V, } f = 1 \text{ MHz}$ | | C <sub>D</sub> (Off) | 40 | | | pF typ | $V_S = 18 \text{V, f} = 1 \text{MHz}$ | | $C_D$ (On), $C_S$ (On) | 78 | | | pF typ | $V_S = 18 \text{V, f} = 1 \text{MHz}$ | | POWER REQUIREMENTS | | | | | $V_{DD} = 39.6 \text{ V}$ | | $I_{DD}$ | 80 | | | μA typ | Digital inputs = 0 V or V <sub>DD</sub> | | | 100 | | 130 | μA max | | | $V_{DD}$ | | | 9/40 | V min/V max | $GND = 0 V$ , $V_{SS} = 0 V$ | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. # **CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx** Table 5. | Parameter | 25°C | 85°C | 125°C | Unit | |--------------------------------------------------|------|------|-------|------------| | CONTINUOUS CURRENT, Sx OR Dx | | | | | | $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}$ | | | | | | TSSOP ( $\theta_{JA} = 112.6$ °C/W) | 122 | 77 | 44 | mA maximum | | LFCSP ( $\theta_{JA} = 30.4$ °C/W) | 217 | 116 | 53 | mA maximum | | $V_{DD} = +20 \text{ V}, V_{SS} = -20 \text{ V}$ | | | | | | TSSOP ( $\theta_{JA} = 112.6$ °C/W) | 130 | 80 | 45 | mA maximum | | LFCSP ( $\theta_{JA} = 30.4$ °C/W) | 229 | 121 | 54 | mA maximum | | $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V}$ | | | | | | TSSOP ( $\theta_{JA} = 112.6$ °C/W) | 84 | 56 | 36 | mA maximum | | LFCSP ( $\theta_{JA} = 30.4$ °C/W) | 150 | 90 | 48 | mA maximum | | $V_{DD} = 36 \text{ V}, V_{SS} = 0 \text{ V}$ | | | | | | TSSOP ( $\theta_{JA} = 112.6$ °C/W) | 110 | 70 | 42 | mA maximum | | LFCSP ( $\theta_{JA} = 30.4$ °C/W) | 196 | 109 | 52 | mA maximum | # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 6. | Rating | |-----------------------------------------------------------------------------------------| | 48 V | | −0.3 V to +48 V | | +0.3 V to -48 V | | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V or}$<br>30 mA, whichever occurs first | | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V or}$<br>30 mA, whichever occurs first | | 375 mA (pulsed at 1 ms,<br>10% duty cycle maximum) | | Data + 15% | | | | -40°C to +125°C | | −65°C to +150°C | | 150°C | | | | 112°C/W | | 30.4°C/W | | 260(+0/-5)°C | | | <sup>&</sup>lt;sup>1</sup> Overvoltages at the INx, Sx, and Dx pins are clamped by internal diodes. Current should be limited to the maximum ratings given. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Only one absolute maximum rating can be applied at any one time. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> See Table 5. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 3. TSSOP Pin Configuration Figure 4. LFCSP Pin Configuration **Table 7. Pin Function Descriptions** | Pin No. | | | | |----------------|--------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | LFCSP | Mnemonic | Function | | 1 | 15 | IN1 | Logic Control Input 1. | | 2 | 16 | S1A | Source Terminal 1A. This pin can be an input or output. | | 3 | 1 | D1 | Drain Terminal 1. This pin can be an input or output. | | 4 | 2 | S1B | Source Terminal 1B. This pin can be an input or output. | | 5 | 3 | V <sub>SS</sub> | Most Negative Power Supply Potential. | | 6 | 4 | GND | Ground (0 V) Reference. | | 7, 8, 14 to 16 | 5, 7, 13, 14 | NC | No Connect. | | 9 | 6 | IN2 | Logic Control Input 2. | | 10 | 8 | S2A | Source Terminal 2A. This pin can be an input or output. | | 11 | 9 | D2 | Drain Terminal 2. This pin can be an input or output. | | 12 | 10 | S2B | Source Terminal 2B. This pin can be an input or output. | | 13 | 11 | V <sub>DD</sub> | Most Positive Power Supply Potential. | | Not applicable | 12 | EN | Active High Digital Input. When this pin is low, the device is disabled and all switches are off. When this pin is high, INx logic inputs determine the on switches. | | Not applicable | | EPAD | The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the pad be soldered to the substrate, Vss. | ### TRUTH TABLE FOR SWITCHES #### Table 8. ADG5436 TSSOP Truth Table | 1000 0112 00 100 11 11010 | | | | | | |---------------------------|-----|-----|--|--|--| | INx | SxA | SxB | | | | | 0 | Off | On | | | | | 1 | On | Off | | | | ### Table 9. ADG5436 LFCSP Truth Table | EN | INx | SxA | SxB | |----|----------------|-----|-----| | 0 | X <sup>1</sup> | Off | Off | | 1 | 0 | Off | On | | 1 | 1 | On | Off | <sup>&</sup>lt;sup>1</sup> X is don't care. # TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. On Resistance vs. $V_S$ , $V_D$ (Dual Supply) Figure 6. On Resistance vs. Vs, VD (Dual Supply) Included Figure 7. On Resistance vs. $V_S$ , $V_D$ (Single Supply) Figure 8. On Resistance vs. $V_S$ , $V_D$ (Single Supply) Figure 9. On Resistance vs. $V_D$ or $V_S$ for Different Temperatures, $\pm 15$ V Dual Supply Figure 10. On Resistance vs. $V_D$ or $V_S$ for Different Temperatures, $\pm 20$ V Dual Supply Figure 11. On Resistance vs. $V_D$ or $V_S$ for Different Temperatures, 12 V Single Supply Figure 12. On Resistance vs. $V_S(V_D)$ for Different Temperatures, 36 V Single Supply Figure 13. Leakage Currents vs. Temperature, ±15 V Dual Supply Figure 14. Leakage Currents vs. Temperature, ±20 V Single Supply Figure 15. Leakage Currents vs. Temperature, 12 V Single Supply Figure 16. Leakage Currents vs. Temperature, 36 V Single Supply Figure 17. Off Isolation vs. Frequency Figure 18. Crosstalk vs. Frequency Figure 19. Charge Injection vs. Source Voltage Figure 20. ACPSRR vs. Frequency Figure 21. THD + N vs. Frequency Figure 22. Bandwidth Figure 23. t<sub>TRANSITION</sub> Time vs. Temperature # **TEST CIRCUITS** Figure 24. On Leakage Figure 25. On Resistance Figure 26. Channel-to-Channel Crosstalk $V_{S} \stackrel{I_{S} (OFF)}{=} V_{D} \stackrel{SxA/SxB}{=} V_{D} \stackrel{V_{D} (OFF)}{=} \stackrel{$ Figure 28. Off Leakage Figure 29. THD + Noise Figure 30. Bandwidth Figure 31. Switching Times Figure 32. Break-Before-Make Time Delay $t_D$ Figure 33. Enable Delay, ton (EN), toff (EN) Figure 34. Charge Injection ## **TERMINOLOGY** #### Inn I<sub>DD</sub> represents the positive supply current. #### $I_{SS}$ Iss represents the negative supply current. #### VD, Vs $V_D$ and $V_S$ represent the analog voltage on Terminal D and Terminal S, respectively. #### Ron $R_{\mathrm{ON}}$ represents the ohmic resistance between Terminal D and Terminal S. #### $\Delta R_{ON}$ $\Delta R_{\rm ON}$ represents the difference between the $R_{\rm ON}$ of any two channels. #### R<sub>FLAT (ON)</sub> Flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range is represented by $R_{\rm FLAT\,(ON)}$ . #### Is (Off) Is (Off) is the source leakage current with the switch off. #### ID (Off) I<sub>D</sub> (Off) is the drain leakage current with the switch off. ### $I_D$ (On), $I_S$ (On) $I_{\text{D}}\left(On\right)$ and $I_{\text{S}}\left(On\right)$ represent the channel leakage currents with the switch on. ### $V_{INL}$ $V_{\mbox{\scriptsize INL}}$ is the maximum input voltage for Logic 0. #### $V_{INF}$ $V_{INH}$ is the minimum input voltage for Logic 1. #### $I_{INL}$ , $I_{INH}$ $I_{\text{INL}}$ and $I_{\text{INH}}$ represent the low and high input currents of the digital inputs. ### C<sub>D</sub> (Off) C<sub>D</sub> (Off) represents the off switch drain capacitance, which is measured with reference to ground. #### Cs (Off) C<sub>S</sub> (Off) represents the off switch source capacitance, which is measured with reference to ground. #### $C_D$ (On), $C_S$ (On) $C_D$ (On) and $C_S$ (On) represent on switch capacitances, which are measured with reference to ground. #### $C_{IN}$ C<sub>IN</sub> is the digital input capacitance. #### ton ton represents the delay between applying the digital control input and the output switching on. #### ton t<sub>OFF</sub> represents the delay between applying the digital control input and the output switching off. #### tn $t_{\text{D}}$ represents the off time measured between the 80% point of both switches when switching from one address state to another. #### Off Isolation Off isolation is a measure of unwanted signal coupling through an off switch. ### **Charge Injection** Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching. #### Crosstalk Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. #### Bandwidth Bandwidth is the frequency at which the output is attenuated by 3 dB. #### On Response On response is the frequency response of the on switch. #### **Insertion Loss** Insertion loss is the loss due to the on resistance of the switch. ### Total Harmonic Distortion + Noise (THD + N) The ratio of the harmonic amplitude plus noise of the signal to the fundamental is represented by THD + N. ### AC Power Supply Rejection Ratio (ACPSRR) ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. This is a measure of the ability of the part to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62~V p-p. # TRENCH ISOLATION In the ADG5436, an insulating oxide layer (trench) is placed between the NMOS and the PMOS transistors of each CMOS switch. Parasitic junctions, which occur between the transistors in junction isolated switches, are eliminated, and the result is a completely latch-up proof switch. In junction isolation, the N and P wells of the PMOS and NMOS transistors form a diode that is reverse-biased under normal operation. However, during overvoltage conditions, this diode can become forward-biased. A silicon controlled rectifier (SCR) type circuit is formed by the two transistors causing a significant amplification of the current that, in turn, leads to latch-up. With trench isolation, this diode is removed, and the result is a latch-up proof switch. Figure 35. Trench Isolation # APPLICATIONS INFORMATION The Analog Devices, Inc., family of switches and multiplexers provide a robust solution for instrumentation, industrial, automotive, aerospace and other harsh environments that are prone to latch-up, which is an undesirable high current state that can lead to device failure and persist until the power supply is turned off. The ADG5436 high voltage switches allow single- supply operation from $\pm 9$ V to $\pm 40$ V and dual-supply operation from $\pm 9$ V to $\pm 22$ V. The ADG5436 (as well as other select devices within this family) achieves an 8 kV human body model ESD rating, which provides a robust solution eliminating the need for separate protect circuitry designs in some applications. # **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 36. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters Figure 37. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-16-17) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|---------------------------------------------------|----------------| | ADG5436BRUZ | -40°C to +125°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADG5436BRUZ-REEL7 | -40°C to +125°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADG5436BCPZ-REEL7 | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-16-17 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part.