# STM32F070CB STM32F070RB STM32F070C6 STM32F070F6 ARM®-based 32-bit MCU, up to 128 KB flash, USB FS 2.0, 11 timers, ADC, communication interfaces, 2.4 - 3.6 V Datasheet - production data #### **Features** - Includes ST state-of-the-art patented technology - Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 32 to 128 Kbytes of flash memory - 6 to 16 Kbytes of SRAM with HW parity - · CRC calculation unit - Reset and power management - Digital & I/Os supply: $V_{DD}$ = 2.4 V to 3.6 V - Analog supply: V<sub>DDA</sub> = V<sub>DD</sub> to 3.6 V - Power-on/Power down reset (POR/PDR) - Low power modes: Sleep, Stop, Standby - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 51 fast I/Os - All mappable on external interrupt vectors - Up to 51 I/Os with 5V tolerant capability - 5-channel DMA controller - One 12-bit, 1.0 μs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply: 2.4 V to 3.6 V - Calendar RTC with alarm and periodic wakeup from Stop/Standby - 11 timers - One 16-bit advanced-control timer for six-channel PWM output - Up to seven 16-bit timers, with up to four IC/OC, OCN, usable for IR control decoding - Independent and system watchdog timers - SysTick timer - · Communication interfaces - Up to two I<sup>2</sup>C interfaces - Fast Mode Plus (1 Mbit/s) support, with 20 mA current sink - SMBus/PMBus support (on single I/F) - Up to four USARTs supporting master synchronous SPI and modem control; one with auto baud rate detection - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frames - USB 2.0 full-speed interface with BCD and LPM support - Serial wire debug (SWD) - All packages ECOPACK 2 compliant # **Contents** | 1 | Intro | duction | | 8 | |---|-------|-----------|--------------------------------------------------------|----| | 2 | Desc | ription . | | 9 | | 3 | Fund | tional o | verview | 12 | | | 3.1 | | ortex <sup>®</sup> -M0 core with embedded flash memory | 12 | | | 3.2 | Memori | es | 12 | | | 3.3 | Boot me | odes | 12 | | | 3.4 | Cyclic r | edundancy check calculation unit (CRC) | 13 | | | 3.5 | | management | | | | | 3.5.1 | Power supply schemes | 13 | | | | 3.5.2 | Power supply supervisors | 13 | | | | 3.5.3 | Voltage regulator | 13 | | | | 3.5.4 | Low-power modes | 14 | | | 3.6 | Clocks | and startup | 14 | | | 3.7 | Genera | I-purpose inputs/outputs (GPIOs) | 15 | | | 3.8 | Direct n | nemory access controller (DMA) | 16 | | | 3.9 | Interrup | ots and events | 16 | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | 16 | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 16 | | | 3.10 | Analog | to digital converter (ADC) | 17 | | | | 3.10.1 | Temperature sensor | 17 | | | | 3.10.2 | Internal voltage reference (V <sub>REFINT</sub> ) | 17 | | | 3.11 | Timers | and watchdogs | 18 | | | | 3.11.1 | Advanced-control timer (TIM1) | 18 | | | | 3.11.2 | General-purpose timers (TIM3, TIM1417) | 19 | | | | 3.11.3 | Basic timers TIM6 and TIM7 | 19 | | | | 3.11.4 | Independent watchdog (IWDG) | 19 | | | | 3.11.5 | System window watchdog (WWDG) | 20 | | | | 3.11.6 | SysTick timer | 20 | | | 3.12 | Real-tin | ne clock (RTC) | 20 | | | 3.13 | Inter-int | tegrated circuit interfaces (I <sup>2</sup> C) | 21 | | | 3.14 | Univer | sal synchronous/asynchronous receiver/transmitter (USART) | 21 | |---|-------|---------------------|-----------------------------------------------------------|----| | | 3.15 | Serial <sub>I</sub> | peripheral interface (SPI) | 22 | | | 3.16 | - | sal serial bus (USB) | | | | 3.17 | | wire debug port (SW-DP) | | | 4 | Pino | uts and | pin descriptions | 24 | | 5 | Mem | ory ma | pping | 33 | | 6 | Elect | trical ch | naracteristics | 36 | | | 6.1 | Param | eter conditions | 36 | | | | 6.1.1 | Minimum and maximum values | 36 | | | | 6.1.2 | Typical values | 36 | | | | 6.1.3 | Typical curves | 36 | | | | 6.1.4 | Loading capacitor | 36 | | | | 6.1.5 | Pin input voltage | 36 | | | | 6.1.6 | Power supply scheme | 37 | | | | 6.1.7 | Current consumption measurement | 38 | | | 6.2 | Absolu | te maximum ratings | 38 | | | 6.3 | Operat | ing conditions | 39 | | | | 6.3.1 | General operating conditions | 39 | | | | 6.3.2 | Operating conditions at power-up / power-down | 40 | | | | 6.3.3 | Embedded reset and power control block characteristics | 40 | | | | 6.3.4 | Embedded reference voltage | 41 | | | | 6.3.5 | Supply current characteristics | 41 | | | | 6.3.6 | Wakeup time from low-power mode | 45 | | | | 6.3.7 | External clock source characteristics | 46 | | | | 6.3.8 | Internal clock source characteristics | 50 | | | | 6.3.9 | PLL characteristics | 51 | | | | 6.3.10 | Memory characteristics | 51 | | | | 6.3.11 | EMC characteristics | 52 | | | | 6.3.12 | Electrical sensitivity characteristics | 53 | | | | 6.3.13 | I/O current injection characteristics | 54 | | | | 6.3.14 | I/O port characteristics | 55 | | | | 6.3.15 | NRST pin characteristics | 60 | | | | 6.3.16 | 12-bit ADC characteristics | 61 | | | | 6.3.17 | Temperature sensor characteristics | 65 | | | | 6.3.18 | Timer characteristics | 65 | | | |----|------------------------|-----------|-----------------------------|-----------|--|--| | | | 6.3.19 | Communication interfaces | 66 | | | | 7 | Packa | age info | rmation | 70 | | | | | 7.1 | Device | marking | 70 | | | | | 7.2 | TSSOP | 20 package information (YA) | 71 | | | | | 7.3 | LQFP48 | 3 package information (5B) | 73 | | | | | 7.4 | LQFP64 | 4 package information (5W) | 76 | | | | | 7.5 | Therma | I characteristics | 79 | | | | | | 7.5.1 | Reference document | 79 | | | | 8 | Ordering information 8 | | | | | | | 9 | Impo | rtant se | curity notice | 31 | | | | 10 | Revis | sion hist | tory | <b>32</b> | | | # List of tables | Table 1. | STM32F070CB/RB/C6/F6 family device features and peripheral counts | 10 | |------------|----------------------------------------------------------------------------------|----| | Table 1. | Temperature sensor calibration values | | | Table 2. | Internal voltage reference calibration values | | | Table 3. | | | | Table 4. | Timer feature comparison | | | | Comparison of I2C analog and digital filters | | | Table 6. | STM32F070CB/RB/C6/F6 I <sup>2</sup> C implementation | | | Table 7. | STM32F70x0 USART implementation | | | Table 8. | STM32F070CB/RB/C6/F6 SPI implementation | | | Table 9. | Legend/abbreviations used in the pinout table | | | Table 10. | STM32F070xB/6 pin definitions | | | Table 11. | Alternate functions selected through GPIOA_AFR registers for port A | | | Table 12. | Alternate functions selected through GPIOB_AFR registers for port B | | | Table 13. | Alternate functions selected through GPIOC_AFR registers for port C | | | Table 14. | Alternate functions selected through GPIOD_AFR registers for port D | | | Table 15. | STM32F070CB/RB/C6/F6 peripheral register boundary addresses | 34 | | Table 16. | Voltage characteristics | 38 | | Table 17. | Current characteristics | 39 | | Table 18. | Thermal characteristics | 39 | | Table 19. | General operating conditions | 39 | | Table 20. | Operating conditions at power-up / power-down | | | Table 21. | Embedded reset and power control block characteristics | | | Table 22. | Embedded internal reference voltage | | | Table 23. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V | | | Table 24. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 25. | Typical and maximum consumption in Stop and Standby modes | | | Table 26. | Typical current consumption in Run mode, code with data processing | | | . 45.6 26. | running from flash memory | 44 | | Table 27. | Switching output I/O current consumption | | | Table 28. | Low-power mode wakeup timings | | | Table 29. | High-speed external user clock characteristics. | | | Table 30. | Low-speed external user clock characteristics | | | Table 30. | HSE oscillator characteristics | | | Table 31. | LSE oscillator characteristics (f <sub>LSF</sub> = 32.768 kHz) | | | Table 32. | HSI oscillator characteristics | | | Table 33. | HSI14 oscillator characteristics | | | Table 34. | | | | | LSI oscillator characteristics | | | Table 36. | PLL characteristics | | | Table 37. | Flash memory characteristics | 51 | | Table 38. | Flash memory endurance and data retention | | | Table 39. | EMS characteristics | | | Table 40. | EMI characteristics | | | Table 41. | ESD absolute maximum ratings | | | Table 42. | Electrical sensitivities | | | Table 43. | I/O current injection susceptibility | | | Table 44. | I/O static characteristics | | | Table 45. | Output voltage characteristics | 58 | | Table 46. | · · · · · · · · · · · · · · · · · · · | | | Table 46. | I/O AC characteristics | | ### List of tables ### STM32F070CB/RB/C6/F6 | Table 48. | ADC characteristics | 61 | |-----------|----------------------------------------------------|------| | Table 49. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 63 | | Table 50. | ADC accuracy | . 63 | | Table 51. | TS characteristics | 65 | | Table 52. | TIMx characteristics | 65 | | Table 53. | IWDG min/max timeout period at 40 kHz (LSI) | 66 | | Table 54. | WWDG min/max timeout value at 48 MHz (PCLK) | 66 | | Table 55. | I2C analog filter characteristics | 67 | | Table 56. | SPI characteristics | 67 | | Table 57. | USB electrical characteristics | | | Table 58. | TSSOP20 – Mechanical data | 71 | | Table 59. | LQFP48 - Mechanical data | . 74 | | Table 60. | LQFP64 - Mechanical data | 77 | | Table 61. | Package thermal characteristics | 79 | | Table 62 | Document revision history | 82 | # **List of figures** | igure 1. | Block diagram | ı | |-----------|-----------------------------------------------------------|---| | igure 2. | Clock tree | 5 | | igure 3. | TSSOP20 20-pin package pinout (top view)24 | 1 | | igure 4. | LQFP48 48-pin package pinout (top view) | 1 | | igure 5. | LQFP64 64-pin package pinout (top view) | 5 | | igure 6. | STM32F070CB/RB/C6/F6 memory map | 3 | | igure 7. | Pin loading conditions | | | igure 8. | Pin input voltage | | | igure 9. | Power supply scheme | | | igure 10. | Current consumption measurement scheme | | | igure 11. | High-speed external clock source AC timing diagram | | | igure 12. | Low-speed external clock source AC timing diagram | | | igure 13. | Typical application with an 8 MHz crystal | | | igure 14. | Typical application with a 32.768 kHz crystal | | | igure 15. | TC and TTa I/O input characteristics | | | igure 16. | Five volt tolerant (FT and FTf) I/O input characteristics | | | igure 17. | I/O AC characteristics definition | | | igure 18. | Recommended NRST pin protection | | | igure 19. | ADC accuracy characteristics | | | igure 20. | Typical connection diagram using the ADC | | | igure 21. | SPI timing diagram - slave mode and CPHA = 0 | | | igure 22. | SPI timing diagram - slave mode and CPHA = 1 | | | igure 23. | SPI timing diagram - master mode | | | igure 24. | TSSOP20 – Outline | | | igure 25. | TSSOP20 – Footprint example | 2 | | igure 26. | LQFP48 - Outline <sup>(15)</sup> | | | igure 27. | LQFP48 - Footprint example | 5 | | igure 28. | LQFP64 - Outline <sup>(15)</sup> | | | igure 29. | LQFP64 - Footprint example | 3 | DS10697 Rev 4 7/84 8/84 ### 1 Introduction This document provides information on STM32F070CB/RB/C6/F6 microcontrollers, such as description, functional overview, pin assignment and definition, electrical characteristics, packaging, and ordering codes. For information on the device errata with respect to the datasheet and reference manual, refer to the STM32F070CB/RB/C6/F6 errata sheet ES0291. Information on memory mapping and control registers is the subject of the reference manual RM0360 available from the STMicroelectronics website *www.st.com*. Information on Arm<sup>®</sup>(a) Cortex<sup>®</sup>-M0+ core is available from the www.arm.com website. DS10697 Rev 4 a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. STM32F070CB/RB/C6/F6 Description ### 2 Description The STM32F070CB/RB/C6/F6 microcontrollers incorporate the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (up to 128 Kbytes of flash memory and up to 16 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs and up to four USARTs), one USB Full speed device, one 12-bit ADC, seven general-purpose 16-bit timers and an advanced-control PWM timer. The STM32F070CB/RB/C6/F6 microcontrollers operate in the -40 to +85 °C temperature range from a 2.4 to 3.6V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F070CB/RB/C6/F6 microcontrollers include devices in three different packages ranging from 20 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of STM32F070CB/RB/C6/F6 peripherals proposed. These features make the STM32F070CB/RB/C6/F6 microcontrollers suitable for a wide range of applications such as application control and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. 9/84 Table 1. STM32F070CB/RB/C6/F6 family device features and peripheral counts | Peripheral | | STM32F070F6 | STM32F070C6 | STM32F070CB | STM32F070RB | | |---------------------------------|------------------|-----------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|--| | Flash memory (Kbytes) | | 32 | | 128 | | | | SRAM (Kbyt | es) | ( | 6 | 16 | | | | | Advanced control | | 1 (16 | 6-bit) | | | | Timers | General purpose | 4 (16-bit) | | 5 (16-bit) | | | | | Basic | | - | 2 (16 | 6-bit) | | | | SPI | , | 1 | 2 | | | | Comm. | I <sup>2</sup> C | , | 1 | 2 | | | | interfaces | USART | 2 | | 4 | | | | | USB | 1 | | | | | | 12-bit ADC (number of channels) | | 1<br>(9 ext. + 2 int.) | 1<br>(10 ext. + 2 int.) | 1<br>(10 ext. + 2 int.) | 1<br>(16 ext. + 2 int.) | | | GPIOs | | 15 | 37 | 37 | 51 | | | Max. CPU fro | equency | 48 MHz | | | | | | Operating voltage | | 2.4 to 3.6 V | | | | | | Operating temperature | | Ambient operating temperature: -40°C to 85°C Junction temperature: -40°C to 105°C | | | | | | Packages | | TSSOP20 | LQFP48 | LQFP48 | LQFP64 | | STM32F070CB/RB/C6/F6 Description Figure 1. Block diagram #### **Functional overview** 3 #### Arm® Cortex®-M0 core with embedded flash memory 3.1 and SRAM The Arm<sup>®</sup> Cortex<sup>®</sup>-M0 processor is the latest generation of Arm processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The Arm® Cortex®-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an Arm core in the memory size usually associated with 8- and 16-bit devices. The STM32F0xx family has an embedded Arm core and is therefore compatible with all Arm tools and software. Figure 1 shows the general block diagram of the device family. #### 3.2 **Memories** The device has the following features: - 6 to 16 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for failcritical applications. - The non-volatile memory is divided into two arrays: - 32 to 128 Kbytes of embedded flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled #### 3.3 **Boot modes** At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - Boot from user flash memory - Boot from system Memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the flash memory by using USART on pins PA14/PA15 or PA9/PA10, or I2C on pins PB6/PB7, or USB on pins PA11/PA12 (USB can be used only with HSE external clock equal to 24MHz, 18MHz, 16MHz, 12MHz, 8MHz, 6MHz, or 4MHz). ### 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a generated polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ### 3.5 Power management ### 3.5.1 Power supply schemes - V<sub>DD</sub> = 2.4 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through VDD pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. For more details on how to connect power pins, refer to Figure 9: Power supply scheme. ### 3.5.2 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. ### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). 13/84 #### 3.5.4 Low-power modes The STM32F070CB/RB/C6/F6 microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines and RTC. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ### 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. 47/ STM32F070CB/RB/C6/F6 Functional overview Figure 2. Clock tree ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ### 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMA manages memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I2C, USART, all TIMx timers (except TIM14) and ADC. ### 3.9 Interrupts and events ### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>®</sup>-M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - · Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 51 GPIOs can be connected to the 16 external interrupt lines. STM32F070CB/RB/C6/F6 Functional overview ### 3.10 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and two internal (temperature sensor, voltage reference measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | |------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|--| | | TS ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | Table 2. Temperature sensor calibration values ### 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 3. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | |------------------------|----------------------------------------------------------------------------------------------------|---------------------------|--| | VREFINT_CAL | Raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | | ### 3.11 Timers and watchdogs The STM32F070CB/RB/C6/F6 devices include up to five general-purpose timers, two basic timers and one advanced control timer. *Table 4* compares the features of the different timers. Counter Counter **Prescaler DMA** request Capture/compare Complementary **Timer Timer** resolution factor generation channels outputs type type Up, Any integer Advanced between 1 TIM1 16-bit 4 3 down, Yes control up/down and 65536 Any integer Up, TIM3 16-bit down. between 1 Yes 4 up/down and 65536 Any integer TIM14 16-bit Up between 1 No 1 and 65536 General purpose Anv integer TIM15<sup>(1)</sup> 16-bit Up between 1 Yes 2 1 and 65536 Any integer TIM16. 16-bit Up between 1 Yes 1 TIM17 and 65536 Any integer TIM6,<sup>(1)</sup> Basic 16-bit Up between 1 Yes 0 TIM7<sup>(1)</sup> and 65536 Table 4. Timer feature comparison ### 3.11.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. <sup>1.</sup> Not available on STM32F070x6 devices. STM32F070CB/RB/C6/F6 Functional overview ### 3.11.2 General-purpose timers (TIM3, TIM14...17) There are five synchronizable general-purpose timers embedded in the STM32F070CB/RB/C6/F6 devices (see *Table 4* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM3 STM32F070CB/RB/C6/F6 devices feature one synchronizable 4-channel general-purpose timer. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM3 general-purpose timer can work with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM3 has an independent DMA request generation. This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. The counter can be frozen in debug mode. #### TIM14 This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. ### 3.11.3 Basic timers TIM6 and TIM7 These timers can be used as a generic 16-bit time base. #### 3.11.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It DS10697 Rev 4 19/84 can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ### 3.11.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 3.11.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source (HCLK or HCLK/8) ### 3.12 Real-time clock (RTC) The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop and Standby mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Tow anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 STM32F070CB/RB/C6/F6 Functional overview # 3.13 Inter-integrated circuit interfaces (I<sup>2</sup>C) Up to two I2C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) or Fast mode (up to 400 kbit/s). I2C1 also supports Fast Mode Plus (up to 1 Mbit/s), with 20 mA output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. Table 5. Comparison of I2C analog and digital filters | - | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | - | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. The I2C interfaces can be served by the DMA controller. Refer to Table 6 for the differences between I2C1 and I2C2. Table 6. STM32F070CB/RB/C6/F6 I<sup>2</sup>C implementation<sup>(1)</sup> | I2C features | I2C1 | I2C2 <sup>(2)</sup> | |--------------------------------------------------------------|------|---------------------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s), with 20mA output drive I/Os | Х | - | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | - | - | <sup>1.</sup> X = supported. # 3.14 Universal synchronous/asynchronous receiver/transmitter (USART) The device embeds up to four universal synchronous/asynchronous receivers/transmitters that communicate at speeds of up to 6 Mbit/s. 4 DS10697 Rev 4 21/84 <sup>2.</sup> Only available on STM32F070xB devices. *Table 7* gives an overview of features as implemented on the available USART interfaces. All USART interfaces can be served by the DMA controller. Table 7. STM32F70x0 USART implementation<sup>(1)</sup> | HOART mades/ | STM32F070x6 | | STM32F070xB | | | |---------------------------------------------|-------------|--------|------------------|--------|--------| | USART modes/<br>features | USART1 | USART2 | USART1<br>USART2 | USART3 | USART4 | | Hardware flow control for modem | Х | Х | Х | Х | Х | | Continuous communication using DMA | Х | х | х | х | - | | Multiprocessor communication | Х | Х | Х | Х | Х | | Synchronous mode | Х | Х | Х | Х | Х | | Smartcard mode | - | - | - | - | - | | Single-wire Half-duplex communication | Х | х | х | х | х | | IrDA SIR ENDEC block | - | - | - | - | - | | LIN mode | - | - | - | - | - | | Dual clock domain and wakeup from Stop mode | - | - | - | - | - | | Receiver timeout interrupt | Х | - | Х | - | - | | Modbus communication | - | - | - | - | - | | Auto baud rate detection (supported modes) | 4 | - | 4 | - | - | | Driver Enable | Х | Х | Х | Х | Х | | USART data length | | | 7, 8 and 9 bits | | | <sup>1.</sup> X = supported. ## 3.15 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. SPI1 and SPI2 are identical and implement the set of features shown in the following table. STM32F070CB/RB/C6/F6 Functional overview Table 8. STM32F070CB/RB/C6/F6 SPI implementation<sup>(1)</sup> | SPI features | SPI1 | SPI2 <sup>(2)</sup> | |--------------------------|------|---------------------| | Hardware CRC calculation | X | Х | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | Х | Х | | TI mode | Х | Х | <sup>1.</sup> X = supported. ### 3.16 Universal serial bus (USB) The STM32F070CB/RB/C6/F6 embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up-to 1 KB and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use an HSE crystal oscillator). ### 3.17 Serial wire debug port (SW-DP) An Arm SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. <sup>2.</sup> Available on STM32F070xB only. ### 4 Pinouts and pin descriptions Figure 3. TSSOP20 20-pin package pinout (top view) Figure 4. LQFP48 48-pin package pinout (top view) Figure 5. LQFP64 64-pin package pinout (top view) Table 9. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | |----------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--| | Pin n | ame | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | S | Supply pin | | | | | Pin | type | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf 5 V tolerant I/O, FM+ capable | | | | | | I/O str | ueture | TTa 3.3 V tolerant I/O directly connected to ADC | | | | | | 1/0 5(1 | ucture | TC | TC Standard 3.3 V I/O | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | No | tes | Unless otherwise reset. | specified by a note, all I/Os are set as floating inputs during and after | | | | | Alternate functions selected through GPIOx_AFR registers | | | d through GPIOx_AFR registers | | | | | functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | Table 10. STM32F070xB/6 pin definitions | Pin numbers | | | | J. <b>J</b> | Pin fur | nctions | | | |-------------|-----------|---------|------------------------------|-------------|---------------|------------|--------------------------------------------------------------|--------------------------------------------| | | - Trainib | | Pin name | | ture | 4- | 1 111 101 | 1000119 | | LQFP64 | LQFP48 | TSSOP20 | (function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional functions | | 1 | 1 | - | VDD | S | - | - | Digital pov | ver supply | | 2 | 2 | - | PC13 | I/O | тс | (1)<br>(2) | - | WKUP2,<br>RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT | | 3 | 3 | - | PC14-OSC32_IN<br>(PC14) | I/O | тс | (1)<br>(2) | - | OSC32_IN | | 4 | 4 | - | PC15-<br>OSC32_OUT<br>(PC15) | I/O | TC | (1)<br>(2) | - | OSC32_OUT | | 5 | 5 | 2 | PF0-OSC_IN<br>(PF0) | I/O | FT | - | I2C1_SDA <sup>(3)</sup> | OSC_IN | | 6 | 6 | 3 | PF1-OSC_OUT<br>(PF1) | I/O | FT | - | I2C1_SCL <sup>(3)</sup> | OSC_OUT | | 7 | 7 | 4 | NRST | I/O | RST | - | Device reset input / internal reset output (active low | | | 8 | - | - | PC0 | I/O | TTa | - | EVENTOUT | ADC_IN10 | | 9 | - | - | PC1 | I/O | TTa | - | EVENTOUT | ADC_IN11 | | 10 | - | - | PC2 | I/O | TTa | - | SPI2_MISO, EVENTOUT | ADC_IN12 | | 11 | - | - | PC3 | I/O | TTa | - | SPI2_MOSI, EVENTOUT | ADC_IN13 | | 12 | 8 | - | VSSA | S | - | - | Analog | ground | | 13 | 9 | 5 | VDDA | S | - | - | Analog po | wer supply | | 14 | 10 | 6 | PA0 | I/O | TTa | (4) | USART2_CTS,<br>USART4_TX | RTC_TAMP2,<br>WKUP1, ADC_IN0, | | 15 | 11 | 7 | PA1 | I/O | ТТа | (4) | USART2_RTS,<br>TIM15_CH1N,<br>USART4_RX, EVENTOUT | ADC_IN1 | | 16 | 12 | 8 | PA2 | I/O | TTa | (4) | USART2_TX, TIM15_CH1 | ADC_IN2, WKUP4 | | 17 | 13 | 9 | PA3 | I/O | TTa | (4) | USART2_RX, TIM15_CH2 | ADC_IN3 | | 18 | - | - | VSS | S | - | - | Gro | und | | 19 | - | - | VDD | S | - | - | Digital pov | ver supply | | 20 | 14 | 10 | PA4 | I/O | ТТа | - | SPI1_NSS, TIM14_CH1,<br>USART2_CK,<br>USB_NOE <sup>(3)</sup> | ADC_IN4 | | 21 | 15 | 11 | PA5 | I/O | ТТа | - | SPI1_SCK | ADC_IN5 | | | | | | | | _ | - | | Table 10. STM32F070xB/6 pin definitions (continued) | Pin | numb | ers | | | ē | | Pin functions | | |--------|--------|---------|---------------------------------------|-------------|---------------|-------|--------------------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional functions | | 22 | 16 | 12 | PA6 | I/O | ТТа | (4) | SPI1_MISO, TIM3_CH1,<br>TIM1_BKIN,<br>TIM16_CH1, EVENTOUT,<br>USART3_CTS | ADC_IN6 | | 23 | 17 | 13 | PA7 | I/O | ТТа | - | SPI1_MOSI, TIM3_CH2,<br>TIM14_CH1,<br>TIM1_CH1N, TIM17_CH1,<br>EVENTOUT | ADC_IN7 | | 24 | - | - | PC4 | I/O | TTa | (4) | EVENTOUT, USART3_TX | ADC_IN14 | | 25 | 1 | - | PC5 | I/O | TTa | (4) | USART3_RX | ADC_IN15, WKUP5 | | 26 | 18 | - | PB0 | I/O | ТТа | (4) | TIM3_CH3, TIM1_CH2N,<br>EVENTOUT,<br>USART3_CK | ADC_IN8 | | 27 | 19 | 14 | PB1 | I/O | ТТа | (4) | TIM3_CH4,<br>USART3_RTS,<br>TIM14_CH1, TIM1_CH3N | ADC_IN9 | | 28 | 20 | i | PB2 | I/O | FT | - | - | - | | 29 | 21 | 1 | PB10 | I/O | FT | (4) | I2C2_SCL, SPI2_SCK,<br>USART3_TX | - | | 30 | 22 | | PB11 | I/O | FT | (4) | USART3_RX,<br>EVENTOUT, I2C2_SDA | - | | 31 | 23 | 15 | VSS | S | - | - | Gro | und | | 32 | 24 | 16 | VDD | S | - | - | Digital pov | ver supply | | 33 | 25 | 1 | PB12 | I/O | FT | (4) | TIM1_BKIN, TIM15_BKIN,<br>SPI2_NSS, EVENTOUT,<br>USART3_CK | - | | 34 | 26 | - | PB13 | I/O | FTf | (4) | SPI2_SCK, I2C2_SCL,<br>TIM1_CH1N,<br>USART3_CTS | - | | 35 | 27 | - | PB14 | I/O | FTf | (4) | SPI2_MISO, I2C2_SDA,<br>TIM1_CH2N, TIM15_CH1,<br>USART3_RTS | - | | 36 | 28 | 1 | PB15 | I/O | FT | (4) | SPI2_MOSI, TIM1_CH3N,<br>TIM15_CH1N,<br>TIM15_CH2 | WKUP7,<br>RTC_REFIN | | 37 | ı | - | PC6 | I/O | FT | - | TIM3_CH1 | - | | 38 | - | - | PC7 | I/O | FT | - | TIM3_CH2 | - | | 39 | - | - | PC8 | I/O | FT | - | TIM3_CH3 | - | Table 10. STM32F070xB/6 pin definitions (continued) | Pin | numb | ers | | | | | Pin fun | | |--------|--------|-------------------|---------------------------------------|-------------|---------------|-------|----------------------------------------------------------------|----------------------| | LQFP64 | LQFP48 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional functions | | 40 | - | - | PC9 | I/O | FT | - | TIM3_CH4 | - | | 41 | 29 | - | PA8 | I/O | FT | - | USART1_CK, TIM1_CH1,<br>EVENTOUT, MCO | - | | 42 | 30 | 17 | PA9 | I/O | FT | (4) | USART1_TX, TIM1_CH2,<br>TIM15_BKIN,<br>I2C1_SCL <sup>(3)</sup> | - | | 43 | 31 | 18 | PA10 | I/O | FT | - | USART1_RX, TIM1_CH3,<br>TIM17_BKIN,<br>I2C1_SDA <sup>(3)</sup> | - | | 44 | 32 | 17 <sup>(5)</sup> | PA11 | I/O | FT | - | USART1_CTS,<br>TIM1_CH4, EVENTOUT | USB_DM | | 45 | 33 | 18 <sup>(5)</sup> | PA12 | I/O | FT | - | USART1_RTS,<br>TIM1_ETR, EVENTOUT | USB_DP | | 46 | 34 | 19 | PA13 | I/O | FT | (6) | IR_OUT, SWDIO,<br>USB_NOE | - | | 47 | 35 | - | VSS | S | - | - | Ground | | | 48 | 36 | - | VDD | S | - | - | Digital pov | ver supply | | 49 | 37 | 20 | PA14 | I/O | FT | - | USART2_TX, SWCLK | - | | 50 | 38 | - | PA15 | I/O | FT | (4) | SPI1_NSS, USART2_RX,<br>USART4_RTS,<br>EVENTOUT | - | | 51 | - | - | PC10 | I/O | FT | (4) | USART3_TX,<br>USART4_TX | - | | 52 | - | - | PC11 | I/O | FT | (4) | USART3_RX,<br>USART4_RX | - | | 53 | - | - | PC12 | I/O | FT | (4) | USART3_CK,<br>USART4_CK | - | | 54 | - | - | PD2 | I/O | FT | (4) | TIM3_ETR,<br>USART3_RTS | - | | 55 | 39 | - | PB3 | I/O | FT | - | SPI1_SCK, EVENTOUT | - | | 56 | 40 | - | PB4 | I/O | FT | - | SPI1_MISO,TIM17_BKIN,<br>TIM3_CH1, EVENTOUT | - | | 57 | 41 | - | PB5 | I/O | FT | (4) | SPI1_MOSI, I2C1_SMBA,<br>TIM16_BKIN,<br>TIM3_CH2 | WKUP6 | | 58 | 42 | - | PB6 | I/O | FTf | - | I2C1_SCL, USART1_TX,<br>TIM16_CH1N | - | Digital power supply | | Table 10. 51 M32F070xb/6 pin definitions (continued) | | | | | | | | | |--------|------------------------------------------------------|---------|---------------------------------------|-------------|---------------|---------|-------------------------------------------------------|----------------------|--| | Pin | Pin numbers | | | ē | | Pin fur | nctions | | | | LQFP64 | LQFP48 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | | Alternate functions | Additional functions | | | 59 | 43 | - | PB7 | I/O | FTf | (4) | I2C1_SDA, USART1_RX,<br>USART4_CTS,<br>TIM17_CH1N | - | | | 60 | 44 | 1 | воото | I | В | - | Boot memo | ry selection | | | 61 | 45 | - | PB8 | I/O | FTf | - | I2C1_SCL, TIM16_CH1 | - | | | 62 | 46 | - | PB9 | I/O | FTf | (4) | SPI2_NSS, I2C1_SDA,<br>IR_OUT,<br>TIM17_CH1, EVENTOUT | - | | | 63 | 47 | - | VSS | S | - | - | Ground | | | | | | | | | | | | | | Table 10. STM32F070xB/6 pin definitions (continued) - PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. **VDD** - These GPIOs must not be used as current sources (e.g. to drive an LED). S - 2. After the first RTC domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the RTC domain and RTC register descriptions in the reference manual. - 3. Available on STM32F070C6/F6 devices only. - TIM15, I2C2, WKUP4, WKUP5, WKUP6, WKUP7, SPI2, USART3 and USART4 are available on STM32F070CB/RB devices only. - 5. On STM32F070C6/F6 devices, pin pair PA11/12 can be remapped instead of pin pair PA9/10 using SYSCFG\_CFGR1 register. - After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on the SWDIO pin and the internal pull-down on the SWCLK pin are activated. 64 48 Table 11. Alternate functions selected through GPIOA\_AFR registers for port A | | Table 11. Attendate functions sciented through of ToA_At Kingsters for portA | | | | | | | | | |-------------|------------------------------------------------------------------------------|------------|------------------------|----------|---------------------------|---------------------------|----------|-----|--| | Pin<br>name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | | | PA0 | - | USART2_CTS | - | - | USART4_TX <sup>(1)</sup> | - | - | - | | | PA1 | EVENTOUT | USART2_RTS | - | - | USART4_RX <sup>(1)</sup> | TIM15_CH1N <sup>(1)</sup> | - | - | | | PA2 | TIM15_CH1 <sup>(1)</sup> | USART2_TX | - | - | - | - | - | - | | | PA3 | TIM15_CH2 <sup>(1)</sup> | USART2_RX | - | - | - | - | - | - | | | PA4 | SPI1_NSS | USART2_CK | USB_NOE <sup>(2)</sup> | - | TIM14_CH1 | - | - | - | | | PA5 | SPI1_SCK | - | - | - | - | - | - | - | | | PA6 | SPI1_MISO | TIM3_CH1 | TIM1_BKIN | - | USART3_CTS <sup>(1)</sup> | TIM16_CH1 | EVENTOUT | - | | | PA7 | SPI1_MOSI | TIM3_CH2 | TIM1_CH1N | - | TIM14_CH1 | TIM17_CH1 | EVENTOUT | - | | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | - | - | - | - | | | PA9 | TIM15_BKIN <sup>(1)</sup> | USART1_TX | TIM1_CH2 | - | I2C1_SCL (2) | - | - | - | | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | - | I2C1_SDA (2) | - | - | - | | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | - | - | - | - | - | | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | - | - | - | - | - | | | PA13 | SWDIO | IR_OUT | USB_NOE | - | - | - | - | - | | | PA14 | SWCLK | USART2_TX | - | - | - | - | - | - | | | PA15 | SPI1_NSS | USART2_RX | - | EVENTOUT | USART4_RTS <sup>(1)</sup> | - | - | - | | | | | 000/00 | | | | | | | | <sup>1.</sup> Available on STM32F070CB/RB devices only. <sup>2.</sup> Available on STM32F070C6/F6 devices only. Table 12. Alternate functions selected through GPIOB AFR registers for port B | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | |----------|--------------------------|-------------------------|------------|---------------------------|---------------------------|---------------------------| | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | - | USART3_CK <sup>(1)</sup> | - | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | - | USART3_RTS <sup>(1)</sup> | - | | PB2 | - | - | - | - | - | - | | PB3 | SPI1_SCK | EVENTOUT | - | - | - | - | | PB4 | SPI1_MISO | TIM3_CH1 | EVENTOUT | - | - | TIM17_BKIN | | PB5 | SPI1_MOSI | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | - | - | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | - | - | - | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | - | USART4_CTS <sup>(1)</sup> | - | | PB8 | - | I2C1_SCL | TIM16_CH1 | - | - | - | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | - | SPI2_NSS <sup>(1)</sup> | | PB10 | - | I2C2_SCL <sup>(1)</sup> | - | - | USART3_TX <sup>(1)</sup> | SPI2_SCK <sup>(1)</sup> | | PB11 | EVENTOUT | I2C2_SDA <sup>(1)</sup> | - | - | USART3_RX <sup>(1)</sup> | - | | PB12 | SPI2_NSS <sup>(1)</sup> | EVENTOUT | TIM1_BKIN | - | USART3_CK <sup>(1)</sup> | TIM15_BKIN <sup>(1)</sup> | | PB13 | SPI2_SCK <sup>(1)</sup> | - | TIM1_CH1N | - | USART3_CTS <sup>(1)</sup> | I2C2_SCL <sup>(1)</sup> | | PB14 | SPI2_MISO <sup>(1)</sup> | TIM15_CH1 | TIM1_CH2N | - | USART3_RTS <sup>(1)</sup> | I2C2_SDA <sup>(1)</sup> | | PB15 | SPI2_MOSI <sup>(1)</sup> | TIM15_CH2 | TIM1_CH3N | TIM15_CH1N <sup>(1)</sup> | - | - | <sup>1.</sup> Available on STM32F070xB devices only. Table 13. Alternate functions selected through GPIOC\_AFR registers for port C | Pin name | AF0 <sup>(1)</sup> | AF1 <sup>(1)</sup> | |----------|--------------------------|--------------------------| | PC0 | EVENTOUT <sup>(1)</sup> | - | | PC1 | EVENTOUT <sup>(1)</sup> | - | | PC2 | EVENTOUT <sup>(1)</sup> | SPI2_MISO <sup>(1)</sup> | | PC3 | EVENTOUT <sup>(1)</sup> | SPI2_MOSI <sup>(1)</sup> | | PC4 | EVENTOUT <sup>(1)</sup> | USART3_TX <sup>(1)</sup> | | PC5 | - | USART3_RX <sup>(1)</sup> | | PC6 | TIM3_CH1 <sup>(1)</sup> | - | | PC7 | TIM3_CH2 <sup>(1)</sup> | - | | PC8 | TIM3_CH3 <sup>(1)</sup> | - | | PC9 | TIM3_CH4 <sup>(1)</sup> | - | | PC10 | USART4_TX <sup>(1)</sup> | USART3_TX <sup>(1)</sup> | | PC11 | USART4_RX <sup>(1)</sup> | USART3_RX <sup>(1)</sup> | | PC12 | USART4_CK <sup>(1)</sup> | USART3_CK <sup>(1)</sup> | | PC13 | - | - | | PC14 | - | - | | PC15 | - | - | <sup>1.</sup> Available on STM32F070xB devices only. Table 14. Alternate functions selected through GPIOD\_AFR registers for port D | Pin name | AF0 <sup>(1)</sup> | AF1 <sup>(1)</sup> | |----------|-------------------------|--------------------| | PD2 | TIM3_ETR <sup>(1)</sup> | - | <sup>1.</sup> Available on STM32F070xB devices only. STM32F070CB/RB/C6/F6 Memory mapping # 5 Memory mapping Figure 6. STM32F070CB/RB/C6/F6 memory map The start address of the system memory is 0x1FFF C800 on STM32F070xB devices and 0x1FFF C400 on STM32F070x6 devices. Table 15. STM32F070CB/RB/C6/F6 peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |--------|---------------------------|---------|-----------------| | - | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 KB | Reserved | | AHB2 — | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | AHBZ | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | - | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 3400 - 0x4002 43FF | 4 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AUD1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH Interface | | AHB1 — | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | 3 KB | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA | | - | 0x4001 8000 - 0x4001 FFFF | 32 KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9 KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1 KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | 3 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | ADD | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | APB — | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG | | - | 0x4000 8000 - 0x4000 FFFF | 32 KB | Reserved | STM32F070CB/RB/C6/F6 Memory mapping Table 15. STM32F070CB/RB/C6/F6 peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-----|---------------------------|------|-----------------------| | | 0x4000 7400 - 0x4000 7FFF | 3 KB | Reserved | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 6C00 - 0x4000 6FFF | 1 KB | Reserved | | | 0x4000 6400 - 0x4000 67FF | 2 KB | Reserved | | | 0x4000 6000 - 0x4000 63FF | 1 KB | USB RAM | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 <sup>(1)</sup> | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 3 KB | Reserved | | | 0x4000 4C00 - 0x4000 4FFF | 1 KB | USART4 <sup>(1)</sup> | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 <sup>(1)</sup> | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved | | APB | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 <sup>(1)</sup> | | | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1800 - 0x4000 1FFF | 2 KB | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | Reserved | <sup>1.</sup> Available on STM32F070CB/RB devices only. ### 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean ±3 $\sigma$ ). ### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean ±2σ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 7*. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 8*. 57 ## 6.1.6 Power supply scheme Figure 9. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ## 6.1.7 Current consumption measurement Figure 10. Current consumption measurement scheme ## 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 16: Voltage characteristics*, *Table 17: Current characteristics* and *Table 18: Thermal characteristics* may cause permanent damage to the device. These are stress *ratings* only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Unit **Symbol** Ratings Min Max $V_{DD}-V_{SS}$ External main supply voltage -0.3 4.0 V $V_{DDA} - V_{SS}$ External analog supply voltage -0.3 4.0 ٧ Allowed voltage difference for V<sub>DD</sub> > V<sub>DDA</sub> $V_{DD}-V_{DDA}$ 0.4 ٧ $V_{DDIOx} + 4.0^{(3)}$ Input voltage on FT and FTf pins V $V_{SS} - 0.3$ Input voltage on TTa pins $V_{SS}$ -0.34.0 ٧ $V_{IN}^{(2)}$ $V_{DDIOx} + 4.0^{(3)}$ BOOT0 0 V 4.0 V Input voltage on any other pin $V_{SS} - 0.3$ 50 Variations between different V<sub>DD</sub> power pins mV $|\Delta V_{DDx}|$ Variations between all the different ground $|V_{SSx} - V_{SS}|$ 50 mV Electrostatic discharge voltage see Section 6.3.12: Electrical V<sub>ESD(HBM)</sub> (human body model) sensitivity characteristics Table 16. Voltage characteristics<sup>(1)</sup> All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 17: Current characteristics* for the maximum allowed injected current values. <sup>3.</sup> $V_{DDIOx}$ is internally connected with VDD pin. Unit **Symbol** Ratings Max. Total current into sum of all VDD power lines (source)<sup>(1)</sup> 120 $\Sigma I_{VDD}$ Total current out of sum of all VSS ground lines (sink)(1) -120 $\Sigma I_{VSS}$ Maximum current into each VDD power pin (source)(1) 100 $I_{VDD(PIN)}$ Maximum current out of each VSS ground pin (sink)(1) -100 I<sub>VSS(PIN)</sub> Output current sunk by any I/O and control pin 25 I<sub>IO(PIN)</sub> Output current source by any I/O and control pin -25 mΑ Total output current sunk by sum of all I/Os and control pins(2) 80 $\Sigma I_{IO(PIN)}$ Total output current sourced by sum of all I/Os and control pins<sup>(2)</sup> -80 -5/+0<sup>(4)</sup> Injected current on FT and FTf pins I<sub>INJ(PIN)</sub>(3) Injected current on TC and RST pin ± 5 Injected current on TTa pins<sup>(5)</sup> ± 5 Total injected current (sum of all I/O and control pins)<sup>(6)</sup> $\Sigma I_{INJ(PIN)}$ ± 25 **Table 17. Current characteristics** - All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - 3. A positive injection is induced by V<sub>IN</sub> > V<sub>DDIOx</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 16: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 50: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 18. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions ## 6.3.1 General operating conditions Table 19. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|------------------------------|------------|-----|-----|---------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 48 | MHz | | f <sub>PCLK</sub> | Internal APB clock frequency | - | 0 | 48 | IVII IZ | | V <sub>DD</sub> | Standard operating voltage | - | 2.4 | 3.6 | V | | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------|---------------------------------------------|---------------------------------------------------------------|------|--------------------------------------|------| | $V_{DDA}$ | Analog operating voltage | Must have a potential equal to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | V | I/O input voltage | TTa I/O | -0.3 | V <sub>DDA</sub> +0.3 <sup>(2)</sup> | V | | $V_{IN}$ | I/O input voltage | FT and FTf I/O | -0.3 | 5.5 <sup>(2)</sup> | V | | | | BOOT0 | 0 | 5.5 | | | | | LQFP64 | - | 455 | | | D | Power dissipation at T <sub>A</sub> = 85 °C | LQFP48 | - | 364 | m\M | | $P_{D}$ | for suffix 6 <sup>(1)</sup> | TSSOP20 | - | 263 | mW | | т | Ambient temperature for the | Maximum power dissipation | -40 | 85 | °C | | $T_A$ | suffix 6 version | Low power dissipation <sup>(2)</sup> | -40 | 105 | C | | T <sub>J</sub> | Junction temperature range | Suffix 6 version | -40 | 105 | °C | Table 19. General operating conditions (continued) ## 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 20* are derived from tests performed under the ambient temperature condition summarized in *Table 19*. Table 20. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | _ | 0 | ∞ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | _ | 20 | ∞ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | ∞ | μ5/ ν | | t∨DDA | V <sub>DDA</sub> fall time rate | - | 20 | ∞ | | ## 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 21* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. Table 21. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down | Falling edge <sup>(2)</sup> | 1.80 | 1.88 | 1.96 <sup>(3)</sup> | V | | * POR/PDR | reset threshold | Rising edge | 1.84 <sup>(3)</sup> | 1.92 | 2.00 | V | <sup>1.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.5: Thermal characteristics). | | rabio 2 il 2 il bodato il rocci alla politici continei biocci cinaractorio. | | | | | | |---------------------------|-----------------------------------------------------------------------------|------------|------|------|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{PDRhyst}$ | PDR hysteresis | - | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> (4) | Reset temporization | - | 1.50 | 2.50 | 4.50 | ms | Table 21. Embedded reset and power control block characteristics (continued) - 1. The PDR detector monitors $V_{DD}$ and also $V_{DDA}$ (if kept enabled in the option bytes). The POR detector monitors only $V_{DD}$ . - 2. The product behavior is guaranteed by design down to the minimum $V_{\mbox{POR/PDR}}$ value. - 3. Data based on characterization results, not tested in production. - 4. Guaranteed by design, not tested in production. ## 6.3.4 Embedded reference voltage The parameters given in *Table 22* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. Table 22. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------------|--------------------------------|---------------------|------|--------------------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40°C < T <sub>A</sub> < +85°C | 1.2 | 1.23 | 1.25 | V | | t <sub>START</sub> | ADC_IN17 buffer startup time | - | - | - | 10 <sup>(1)</sup> | μs | | t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(1)</sup> | - | - | μs | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | - | 10 <sup>(1)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | - | -100 <sup>(1)</sup> | - | 100 <sup>(1)</sup> | ppm/°C | <sup>1.</sup> Guaranteed by design, not tested in production. ## 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 10: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. 41/84 ## Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode - All peripherals are disabled except when explicitly mentioned - The flash memory access time is adjusted to the f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 23* to *Table 25* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. Table 23. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V | | | | | All peripher | als enabled | | |-----------------|---------------------------------------|-----------------------------|-------------------|--------------|-------------------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | Max @ T <sub>A</sub> <sup>(1)</sup> | Unit | | Sy | | | | Тур | 85 °C | | | | Supply current in | HSI or HSE clock, PLL on | 48 MHz | 24.1 | 27.6 | | | I <sub>DD</sub> | Run mode, code executing from flash | HSI OI HSE CIOCK, PLL OII | 24 MHz | 12.4 | 14.4 | mA | | | memory | HSI or HSE clock, PLL off | 8 MHz | 4.52 | 5.28 | | | | Supply current in | HSI or HSE clock, PLL on | 48 MHz | 23.1 | 25.0 | | | I <sub>DD</sub> | Run mode, code | TIGI OF TIGE CIOCK, I'LL OF | 24 MHz | 11.5 | 13.6 | mA | | | executing from RAM | HSI or HSE clock, PLL off | 8 MHz | 4.34 | 5.03 | | | | Supply current in | HSI or HSE clock, PLL on | 48 MHz | 15.0 | 17.3 | | | I <sub>DD</sub> | Sleep mode, code executing from flash | TIGI OI TIGE CIOCK, FEE OII | 24 MHz | 7.53 | 8.87 | mA | | | memory or RAM | HSI or HSE clock, PLL off | 8 MHz | 2.95 | 3.41 | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. Table 24. Typical and maximum current consumption from the V<sub>DDA</sub> supply | | | V <sub>DDA</sub> | | = 3.6 V | | | |------------------|--------------------------------------|---------------------------|-------------------|---------|----------------------|------| | Symbol | Parameter | Conditions <sup>(1)</sup> | f <sub>HCLK</sub> | Tvo | Max @ T <sub>A</sub> | Unit | | | | | | Тур | 85 °C | | | | | HSE bypass, PLL on | 48 MHz | 165 | 196 | | | | Supply current in Run or Sleep mode, | HSE bypass, PLL off | 8 MHz | 3.6 | 5.2 | | | I <sub>DDA</sub> | code executing from | 113E bypass, FLE oil | 1 MHz | 3.6 | 5.2 | μA | | | flash memory or<br>RAM | HSI clock, PLL on | 48 MHz | 245 | 279 | | | | | HSI clock, PLL off | 8 MHz | 83.4 | 95.3 | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from flash memory or RAM. Furthermore, when the PLL is off, I<sub>DDA</sub> is independent from the frequency. Table 25. Typical and maximum consumption in Stop and Standby modes | Symbol | Parameter | Cor | Conditions | | Max <sup>(1)</sup> | Unit | |------------------|--------------------------------|---------------------------------|----------------------------------------------------------------|------|------------------------|------| | | | | | | T <sub>A</sub> = 85 °C | | | | Supply current in | Regulator in run mode | , all oscillators OFF | 15.9 | 49 | | | I <sub>DD</sub> | Stop mode | Regulator in low-power | r mode, all oscillators OFF | 3.7 | 33 | | | | Supply current in Standby mode | LSI ON and IWDG ON | | 1.5 | - | | | | Supply current in Stop mode | | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 2.8 | 3.6 | | | | Supply current in | V <sub>DDA</sub> monitoring ON | LSI ON and IWDG ON | 3.5 | - | μΑ | | laa. | Standby mode | | LSI OFF and IWDG OFF | 2.6 | 3.6 | | | I <sub>DDA</sub> | Supply current in Stop mode | | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 1.5 | - | | | | Supply current in | V <sub>DDA</sub> monitoring OFF | LSI ON and IWDG ON | 2.2 | - | | | | Standby mode | | LSI OFF and IWDG OFF | 1.4 | - | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. #### **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V - All I/O pins are in analog input configuration - The flash memory access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively Тур Conditions Unit **Symbol Parameter f**HCLK Peripherals | Peripherals enabled disabled 48 MHz 23.5 13.5 Supply current in Run Running from mode from $V_{\mbox{\scriptsize DD}}$ mA $I_{DD}$ HSE crystal 4.8 8 MHz 3.1 supply clock 8 MHz, code executing Supply current in Run 48 MHz 163.3 163.3 from flash mode from $V_{DDA}$ μΑ $I_{DDA}$ memory 8 MHz 2.5 2.5 supply Table 26. Typical current consumption in Run mode, code with data processing running from flash memory ## I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 44: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. ### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DDIOx}$ is the I/O supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |-----------------|-------------|--------------------------------------------------------------|----------------------------------------------|-------|------| | | | | 4 MHz | 0.18 | | | | | V <sub>DDIOx</sub> = 3.3 V | 8 MHz | 0.37 | | | | | C <sub>EXT</sub> = 0 pF | 16 MHz | 0.76 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 1.39 | | | | | | 48 MHz | 2.188 | | | | I/O current | | 4 MHz | 0.49 | | | I <sub>SW</sub> | consumption | $V_{DDIOx} = 3.3 \text{ V}$ | 8 MHz | 0.94 | mA | | | | $C_{EXT} = 22 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 2.38 | | | | | INT - LXT - 3 | 24 MHz | 3.99 | | | | | V <sub>DDIOx</sub> = 3.3 V | 4 MHz | 0.81 | | | | | C <sub>EXT</sub> = 47 pF | 8 MHz | 1.7 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ $C = C_{int}$ | 16 MHz | 3.67 | | Table 27. Switching output I/O current consumption ## 6.3.6 Wakeup time from low-power mode The wakeup times given in *Table 28* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop or Standby mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode. The wakeup source from Standby mode is the WKUP1 pin (PA0). All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. <sup>1.</sup> $C_S = 7 pF$ (estimated value). Typ @VDD = **V**DDA **Symbol Conditions** Unit **Parameter** Max = 3.3 VWakeup from Stop mode Regulator in run mode 5 2.8 **t**WUSTOP 51 Wakeup from Standby mode **t**WUSTANDBY μs 4 SYSCLK Wakeup from Sleep mode twusleep cycles Table 28. Low-power mode wakeup timings #### 6.3.7 External clock source characteristics ### High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 11: High-speed external clock source AC timing diagram. Parameter<sup>(1)</sup> **Symbol** Min Тур Max Unit User external clock source frequency 8 32 MHz f<sub>HSE</sub> ext OSC\_IN input pin high level voltage $V_{\mathsf{HSEH}}$ 0.7 V<sub>DDIOx</sub> $V_{DDIOx}$ V $V_{\mathsf{HSEL}}$ OSC IN input pin low level voltage $V_{SS}$ 0.3 V<sub>DDIOx</sub> t<sub>w(HSEH)</sub> OSC IN high or low time 15 t<sub>w(HSEL)</sub> ns t<sub>r(HSE)</sub> OSC IN rise or fall time 20 t<sub>f(HSE)</sub> Table 29. High-speed external user clock characteristics <sup>1.</sup> Guaranteed by design, not tested in production. ### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 12. | | - | | | | | |------------------------------------------------------------------------|---------------------------------------|------------------------|--------|------------------------|------| | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | | f <sub>LSE_ext</sub> | User external clock source frequency | - | 32.768 | 1000 | kHz | | $V_{LSEH}$ | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | $V_{LSEL}$ | OSC32_IN input pin low level voltage | $V_{SS}$ | - | 0.3 V <sub>DDIOx</sub> | ٧ | | $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time | 450 | 1 | 1 | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time | - | - | 50 | 113 | Table 30. Low-speed external user clock characteristics 1. Guaranteed by design, not tested in production. Figure 12. Low-speed external clock source AC timing diagram ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 31. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). $Min^{(2)}$ Max<sup>(2)</sup> Conditions<sup>(1)</sup> Unit **Symbol Parameter** Typ MHz Oscillator frequency 4 8 32 fosc\_in $R_{F}$ Feedback resistor \_ 200 $k\Omega$ Table 31. HSE oscillator characteristics | Symbol | Parameter Conditions <sup>(1)</sup> | | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-----------------------------------------|-------------------------------------|------------------------------------------------------------|--------------------|-----|--------------------|------| | | | During startup <sup>(3)</sup> | - | - | 8.5 | | | I <sub>DD</sub> HSE current consumption | | $V_{DD}$ = 3.3 V,<br>Rm = 45 $\Omega$<br>CL = 10 pF@8 MHz | - | 0.5 | - | mA | | | | $V_{DD}$ = 3.3 V,<br>Rm = 30 $\Omega$<br>CL = 20 pF@32 MHz | - | 1.5 | - | | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 31. HSE oscillator characteristics - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed by design, not tested in production. - 3. This consumption level occurs during the first 2/3 of the $t_{SU(HSE)}$ startup time - 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 13*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{l,1}$ and $C_{l,2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 13. Typical application with an 8 MHz crystal 1. R<sub>EXT</sub> value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results 4 obtained with typical external components specified in *Table 32*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Tubio del 101 desimate. Silandetendino (ilge | | <b>U U</b> U | , | | | | |----------------------------------------------|-------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | Symbol | Parameter Conditions <sup>(1)</sup> | | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | | | | low drive capability | - | 0.5 | 0.9 | | | | LSE current | medium-low drive capability | - | - | 1 | | | 'DD | I <sub>DD</sub> consumption | medium-high drive capability | - | - | 1.3 | μA | | | | high drive capability | - | - | 1.6 | | | | | low drive capability | 5 | - | - | | | | Oscillator | medium-low drive capability | 8 | - | - | | | g <sub>m</sub> | transconductance | medium-high drive capability | 15 | - | - | μA/V | | | | high drive capability | 25 | - | - | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DDIOx</sub> is stabilized | - | 2 | - | s | Table 32. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 14. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". <sup>2.</sup> Guaranteed by design, not tested in production. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer #### 6.3.8 Internal clock source characteristics The parameters given in *Table 33* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. The provided curves are characterization results, not tested in production. ## High-speed internal (HSI) RC oscillator Table 33. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------------------------|-------------------|-------------------|-------------------|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>HSI</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | T <sub>A</sub> = -40 to 85°C | - | ±5 | - | % | | ACCHSI | (factory calibrated) | T <sub>A</sub> = 25°C | - | ±1 <sup>(3)</sup> | - | % | | t <sub>SU(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | - | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 85°C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. With user calibration. ## High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 34. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|-------------------------------|-------------------|-----|-------------------|------| | f <sub>HSI14</sub> | Frequency | - | - | 14 | - | MHz | | TRIM | HSI14 user-trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC <sub>HSI14</sub> | Accuracy of the HSI14 oscillator (factory calibrated) | T <sub>A</sub> = -40 to 85 °C | - | ±5 | - | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | - | - | 100 | - | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 85 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. ## Low-speed internal (LSI) RC oscillator Table 35. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------|-----|-----|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | Symbol Parameter | | Min | Тур | Max | Unit | | | | | |-----------------------------------------------------------------|---------------|-----|------|-----|------|--|--|--|--| | t <sub>su(LSI)</sub> <sup>(2)</sup> LSI oscillator startup time | | - | - | 85 | μs | | | | | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | (2) 1 01 : !! | | 0.75 | - | μΑ | | | | | Table 35. LSI oscillator characteristics<sup>(1)</sup> ## 6.3.9 PLL characteristics The parameters given in *Table 36* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. | 14510 0011 22 01141 40101101100 | | | | | | | | |---------------------------------|--------------------------------|-------------------|-------|--------------------|------|--|--| | Symbol | Doromotor | | Value | | | | | | | Parameter | Min | Тур | Max | Unit | | | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | | | Table 36. PLL characteristics ## 6.3.10 Memory characteristics ### Flash memory The characteristics are given at $T_A$ = -40 to 85 °C unless otherwise specified. Table 37. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|--------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | T <sub>A</sub> = -40 to +85 °C | - | 53.5 | - | μs | | t <sub>ERASE</sub> | Page erase time (2) | T <sub>A</sub> = -40 to +85 °C | - | 30 | - | ms | | t <sub>ME</sub> | Mass erase time | T <sub>A</sub> = -40 to +85 °C | - | 30 | - | ms | | | Supply current | Write mode | - | - | 10 | mA | | IDD | Supply current | Erase mode | - | - | 12 | mA | | V <sub>prog</sub> | Programming voltage | - | 2.4 | - | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 85 °C unless otherwise specified. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by $f_{\text{PLL OUT}}$ . <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Page size is 1KB for STM32F070x6 devices and 2KB for STM32F070xB devices. | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|---------------------------------------------------|--------------------|--------| | N <sub>END</sub> | Endurance | T <sub>A</sub> = -40 to +85 °C | 1 | kcycle | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 20 | Years | Table 38. Flash memory endurance and data retention #### 6.3.11 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 39*. They are based on the EMS levels and classes defined in application note AN1709. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3V, LQFP48, $T_{A}$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}=3.3V$ , LQFP48, $T_A=+25^{\circ}C$ , $f_{HCLK}=48$ MHz, conforming to IEC 61000-4-4 | 4B | Table 39. EMS characteristics #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. | | | Table 40. Livii | Characteristics | | | |--------|------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------|------------------------------------------------|------| | Symbol | Parameter | Parameter Conditions M | | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | | Cymbol | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | frequency band | 8/48 MHz | Oille | | | | | V - 2 6 V T - 25 °C | 0.1 to 30 MHz | -3 | | | | S <sub>EMI</sub> Peak level Peak level Peak level Compliant with IEC 61967-2 | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package | 30 to 130 MHz | 23 | dΒμV | | SEMI | | 130 MHz to 1 GHz | 17 | | | | | | 110 01301-2 | EMI Level | 4 | - | Table 40. EMI characteristics ## 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | Packages | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------------|----------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | All | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to ANSI/ESD STM5.3.1 | All | C4 | 500 | V | Table 41. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 42. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ## 6.3.13 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOX}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ## Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in *Table 43*. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. <sup>1.</sup> Data based on characterization results, not tested in production. **Functional** susceptibility **Symbol** Description Unit **Positive** Negative injection injection Injected current on BOOT0 and PF1 pins -0 NA Injected current on PA9, PB3, PB13, PF11 pins with induced -5 NA leakage current on adjacent pins less than 50 µA Injected current on PA11 and PA12 pins with induced -5 NA leakage current on adjacent pins less than -1 mA mΑ $I_{INJ}$ Injected current on all other FT and FTf pins -5 NA Injected current on PB0 and PB1 pins -5 NA Injected current on PC0 pin -0 +5 -5 Injected current on all other TTa, TC and RST pins +5 Table 43. I/O current injection susceptibility ## 6.3.14 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 44* are derived from tests performed under the conditions summarized in *Table 19: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0). Symbol **Conditions** Min Unit **Parameter** Тур Max TC and TTa I/O $0.3 V_{DDIOx} + 0.07^{(1)}$ 0.475 V<sub>DDIOx</sub>-0.2<sup>(1)</sup> FT and FTf I/O Low level input $V_{\mathsf{IL}}$ ٧ 0.3 V<sub>DDIOx</sub>-0.3<sup>(1)</sup> воото voltage All I/Os except 0.3 V<sub>DDIOx</sub> BOOT0 pin TC and TTa I/O 0.445 V<sub>DDIOx</sub>+0.398<sup>(1)</sup> FT and FTf I/O $0.5 V_{DDIOx} + 0.2^{(1)}$ \_ High level input $V_{\text{IH}}$ ٧ 0.2 V<sub>DDIOx</sub>+0.95<sup>(1)</sup> BOOT0 voltage All I/Os except 0.7 V<sub>DDIOx</sub> BOOT0 pin TC and TTa I/O $200^{(1)}$ Schmitt trigger $\mathrm{V}_{\mathrm{hys}}$ $100^{(1)}$ FT and FTf I/O mV hysteresis $300^{(1)}$ BOOT0 Table 44. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-------|------| | | | TC, FT and FTf I/O<br>TTa in digital mode $V_{SS} \le V_{IN} \le V_{DDIOx}$ | - | ı | ± 0.1 | | | l <sub>lkg</sub> | Input leakage current <sup>(2)</sup> | TTa in digital mode $V_{DDIOx} \le V_{IN} \le V_{DDA}$ | - | - | 1 | μA | | - | current | TTa in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$ | - | ı | ± 0.2 | | | | | FT and FTf I/O $^{(3)}$ $V_{DDIOx} \le V_{IN} \le 5 \text{ V}$ | - | - | 10 | | | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{DDIOx}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | Table 44. I/O static characteristics (continued) All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 15* for standard I/Os, and in *Figure 16* for 5 V tolerant I/Os. The following curves are design simulation results, not tested in production. <sup>1.</sup> Data based on design simulation only. Not tested in production. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 43: I/O current injection susceptibility. <sup>3.</sup> To sustain a voltage higher than $V_{DDIOX}$ + 0.3 V, the internal pull-up/pull-down resistors must be disabled. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). Figure 15. TC and TTa I/O input characteristics ### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2: - The sum of the currents sourced by all the I/Os on V<sub>DDIOX</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 16: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 16: Voltage characteristics). #### Output voltage levels Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). | | Table 45. Output voltage characteristics. | | | | | | | | | |-----------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------------------------|-----|------|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | $V_{OL}$ | Output low level voltage for an I/O pin | I <sub>IO</sub> = 8 mA | - | 0.4 | V | | | | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -0.4 | - | ľ | | | | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | V | | | | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | $V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -1.3 | - | ľ | | | | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | II 1=6 mA | - | 0.4 | V | | | | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 6 mA | V <sub>DDIOx</sub> -0.4 | - | ľ | | | | | | V <sub>OLFm+</sub> <sup>(2)</sup> | Output low level voltage for an FTf I/O pin in Fm+ mode | $ I_{IO} = 20 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | - | 0.4 | V | | | | | | | Fill fillouc | I <sub>IO</sub> = 10 mA | - | 0.4 | V | | | | | Table 45. Output voltage characteristics<sup>(1)</sup> ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 17* and *Table 46*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 16: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. <sup>2.</sup> Data based on characterization results. Not tested in production. Table 46. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------|-------------------------|-----------------------------------------------------------------|-----------------------------------------------------------|-----|-----|------|--| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | x0 | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.4 \text{ V}$ | - | 125 | ns | | | | t <sub>r(IO)out</sub> | Output rise time | | | 125 | 115 | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | | 10 | MHz | | | 01 | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOX} \ge 2.4 \text{ V}$ | - | 25 | ns | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 25 | 115 | | | | | | $C_L = 30 \text{ pF}, V_{DDIOX} \ge 2.7 \text{ V}$ | - | 50 | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | $C_L$ = 50 pF, $V_{DDIOX} \ge 2.7 \text{ V}$ | - | 30 | | | | | | | C <sub>L</sub> = 50 pF, 2.4 V ≤V <sub>DDIOx</sub> < 2.7 V | - | 20 | | | | | | | C <sub>L</sub> = 30 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 5 | | | | 11 | t <sub>f(IO)out</sub> | Output fall time | $C_L$ = 50 pF, $V_{DDIOX} \ge 2.7 \text{ V}$ | - | 8 | ns | | | | | | C <sub>L</sub> = 50 pF, 2.4 V ≤V <sub>DDIOx</sub> < 2.7 V | - | 12 | | | | | | | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 5 | 115 | | | | t <sub>r(IO)out</sub> | Output rise time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2.7 V | - | 8 | | | | | | | C <sub>L</sub> = 50 pF, 2.4 V ≤V <sub>DDIOx</sub> < 2.7 V | - | 12 | | | | Fm+ | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | configuration (4) | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> ≥ 2.4 V | - | 12 | no | | | (4) | t <sub>r(IO)out</sub> | Output rise time | | - | 34 | ns | | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 10 | - | ns | | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0360 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> The maximum frequency is defined in *Figure 17*. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0360 for a detailed description of Fm+ I/O configuration. Figure 17. I/O AC characteristics definition ## 6.3.15 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-----------------------------|---------------------------------------------|-----|------------------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | , v | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | - | 100 <sup>(1)</sup> | ns | | V | NRST input not filtered pulse | 2.7 < V <sub>DD</sub> < 3.6 | 300 <sup>(3)</sup> | - | - | ns | | V <sub>NF(NRST)</sub> | TWIST Input not intered pulse | 2.4 < V <sub>DD</sub> < 3.6 | 500 <sup>(3)</sup> | - | - | 115 | Table 47. NRST pin characteristics 3. Data based on design simulation only. Not tested in production. <sup>1.</sup> Data based on design simulation only. Not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 18. Recommended NRST pin protection - 1. The external capacitor protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 47: NRST pin characteristics. Otherwise the reset will not be taken into account by the device. ### 6.3.16 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 48* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 19: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 48. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|-----------------------------------------------|-----------------------------------------|------|-----|------------------|--------------------| | V <sub>DDA</sub> | Analog supply voltage for ADC ON | - | 2.4 | - | 3.6 | V | | I <sub>DDA (ADC)</sub> | Current consumption of the ADC <sup>(1)</sup> | $V_{DD} = V_{DDA} = 3.3 \text{ V}$ | - | 0.9 | - | mA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | - | 0.05 | - | 1 | MHz | | f <sub>TRIG</sub> (2) | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | 'TRIG` ' | | - | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | - | 0 | - | V <sub>DDA</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 49 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------|----------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|-------|---------------------------------------------------|----------------------------| | t <sub>CAL</sub> <sup>(2)(3)</sup> | Calibration time | f <sub>ADC</sub> = 14 MHz | | 5.9 | | μs | | CAL CAL | Cambration time | - | | 83 | | | | | | ADC clock = HSI14 | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | ı | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | - | | W <sub>LATENCY</sub> <sup>(2)(4)</sup> | ADC_DR register write latency | ADC clock = PCLK/2 | - | 4.5 | - | f <sub>PCLK</sub><br>cycle | | | | ADC clock = PCLK/4 | - | 8.5 | - | f <sub>PCLK</sub><br>cycle | | | | f <sub>ADC</sub> = f <sub>PCLK</sub> /2 =<br>14 MHz | | 0.196 | | μs | | | Trigger conversion latency | $f_{ADC} = f_{PCLK}/2$ | 5.5 | | | 1/f <sub>PCLK</sub> | | t <sub>latr</sub> <sup>(2)</sup> | | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 =<br>12 MHz | 0.219 | | | μs | | | | $f_{ADC} = f_{PCLK}/4$ | 10.5 | | 1/f <sub>PCLK</sub> | | | | | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz | 0.188 | - | 0.259 | μs | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | - | 1 | - | 1/f <sub>HSI14</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | is` / | Sampling time | - | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Stabilization time | - | 14 | | 1/f <sub>ADC</sub> | | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution | 1 | - | 18 | μs | | CONV. | (including sampling time) | 12-bit resolution | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | | 1/f <sub>ADC</sub> | Table 48. ADC characteristics (continued) - 1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 $\mu$ A on I<sub>DDA</sub> and 60 $\mu$ A on IDD should be taken into account. - 2. Guaranteed by design, not tested in production. - 3. Specified value includes only ADC timing. It does not include the latency of the register access. - 4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time. $$\begin{aligned} & \text{Equation 1: R}_{\text{AIN}} \max_{T_S} \text{formula} \\ & R_{\text{AIN}} \! < \! \frac{T_S}{f_{\text{ADC}} \! \times C_{\text{ADC}} \! \times ln(2^{N+2})} \! - R_{\text{ADC}} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). $R_{AIN}$ max $(k\Omega)^{(1)}$ T<sub>s</sub> (cycles) t<sub>S</sub> (µs) 1.5 0.11 0.4 7.5 0.54 5.9 13.5 0.96 11.4 28.5 2.04 25.2 41.5 2.96 37.2 55.5 3.96 50 71.5 5.11 NA 17.1 NA 239.5 Table 49. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz ## Table 50. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|---------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.7 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 85 \text{ °C}$ | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. - 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy. Figure 19. ADC accuracy characteristics - Refer to Table 48: ADC characteristics for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 9: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. ## **6.3.17** Temperature sensor characteristics Table 51. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>30</sub> | Voltage at 30 °C (±5 °C) <sup>(2)</sup> | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | ADC_IN16 buffer startup time | - | - | 10 | μs | | t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. ## 6.3.18 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). **Table 52. TIMx characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------------|-------------------------------|-----|-------------------------|-----|----------------------| | t(TIM) | Timer resolution | - | - | 1 | - | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution | f <sub>TIMxCLK</sub> = 48 MHz | - | 20.8 | - | ns | | f | Timer external clock frequency on CH1 to CH4 | - | - | f <sub>TIMxCLK</sub> /2 | - | MHz | | f <sub>EXT</sub> | | f <sub>TIMxCLK</sub> = 48 MHz | - | 24 | - | MHz | | | 16-bit timer maximum period 32-bit timer maximum period | - | - | 2 <sup>16</sup> | - | t <sub>TIMxCLK</sub> | | tuan count | | f <sub>TIMxCLK</sub> = 48 MHz | - | 1365 | ı | μs | | t <sub>MAX_COUNT</sub> | | - | - | 2 <sup>32</sup> | ı | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | - | s | <sup>2.</sup> Measured at $V_{DDA}$ = 3.3 V $\pm$ 10 mV. The $V_{30}$ ADC conversion result is stored in the TS\_CAL1 byte. Refer to *Table 2: Temperature sensor calibration values*. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | Table 53. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | Tuble 64. WWD6 Hillimiax timeout value at 46 Hill 2 (F 6214) | | | | | | | | |--------------------------------------------------------------|-------|-------------------|-------------------|------|--|--|--| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | | | | 1 | 0 | 0.0853 | 5.4613 | | | | | | 2 | 1 | 0.1706 | 10.9226 | ms | | | | | 4 | 2 | 0.3413 | 21.8453 | 1115 | | | | | 8 | 3 | 0.6826 | 43.6906 | | | | | Table 54, WWDG min/max timeout value at 48 MHz (PCLK) #### 6.3.19 Communication interfaces ## I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 55. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design, not tested in production. - 2. Spikes with widths below $t_{AF(min)}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered #### **SPI** characteristics Unless otherwise specified, the parameters given in *Table 56* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 19: General operating conditions*. Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics. Table 56. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|------|--| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 18 | MHz | | | 1/t <sub>c(SCK)</sub> | | Slave mode | 18 | IVI□∠ | | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | - | 6 | ns | | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4Tpclk | - | | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 2Tpclk + 10 | - | | | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | | | | t <sub>su(SI)</sub> | | Slave mode | 5 | - | | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 4 | - | | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 5 | - | ns | | | t <sub>a(SO)</sub> <sup>(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | | t <sub>dis(SO)</sub> (3) | Data output disable time | Slave mode | 0 | 18 | | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode (after enable edge) | - | 22.5 | | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 6 | | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 11.5 | - | | | | t <sub>h(MO)</sub> | Data output noid time | Master mode (after enable edge) | 2 | - | | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | | - 1. Data based on characterization results, not tested in production. - 2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. - 3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 21. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $\rm V_{DD}$ and 0.7 $\rm V_{DD}$ 77 Figure 23. SPI timing diagram - master mode 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ ### **USB** characteristics The STM32F070CB/RB/C6/F6 USB interface is fully compliant with the USB specification version 2.0 and is USB-IF certified (for Full-speed device operation). | Symbol | Parameter | Conditions | Min. | Тур | Max. | Unit | | |---------------------------------|------------------------------------------------|----------------------|--------------------|------|------|------|--| | V <sub>DD</sub> | USB transceiver operating voltage | - | 3.0 <sup>(1)</sup> | - | 3.6 | V | | | t <sub>STARTUP</sub> (2) | USB transceiver startup time | - | - | - | 1.0 | μs | | | R <sub>PUI</sub> | Embedded USB_DP pull-up value during idle | - | 1.1 | 1.26 | 1.5 | kΩ | | | R <sub>PUR</sub> | Embedded USB_DP pull-up value during reception | - | 2.0 | 2.26 | 2.6 | K22 | | | Z <sub>DRV</sub> <sup>(2)</sup> | Output driver impedance <sup>(3)</sup> | Driving high and low | 28 | 40 | 44 | Ω | | Table 57. USB electrical characteristics <sup>1.</sup> The STM32F070CB/RB/C6/F6 USB functionality is ensured down to 2.7 V, but the USB electrical characteristics are degraded in the 2.7-to-3.0 V voltage range. <sup>2.</sup> Guaranteed by design, not tested in production. No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-); the matching impedance is already included in the embedded driver. # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. ## 7.1 Device marking Refer to technical note "Reference device marking schematics for STM32 microcontrollers and microprocessors" (TN1433) available on www.st.com, for the location of pin 1 / ball A1 as well as the location and orientation of the marking areas versus pin 1 / ball A1. Parts marked as "ES", "E" or accompanied by an engineering sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.2 TSSOP20 package information (YA) TSSOP20 is a 20-lead, 6.5 x 4.4 mm thin small-outline package with 0.65 mm pitch. Figure 24. TSSOP20 - Outline 1. Drawing is not to scale. Table 58. TSSOP20 - Mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |-------------------|-------------|-------|-------|-----------------------|--------|--------|--| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | - | - | 1.200 | - | - | 0.0472 | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 | | | b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | D <sup>(2)</sup> | 6.400 | 6.500 | 6.600 | 0.2520 | 0.2559 | 0.2598 | | | E | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 | | | E1 <sup>(3)</sup> | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 | | | е | - | 0.650 | - | - | 0.0256 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | k | 0° | - | 8° | 0° | - | 8° | | | aaa | - | - | 0.100 | - | - | 0.0039 | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. <sup>2.</sup> Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side. Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side. Figure 25. TSSOP20 - Footprint example 1. Dimensions are expressed in millimeters. ### 7.3 LQFP48 package information (5B) This LQFP is a 48-pin, 7 x 7 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 26. LQFP48 - Outline<sup>(15)</sup> Table 59. LQFP48 - Mechanical data | Symbol | millimeters | | | inches <sup>(14)</sup> | | | | |-----------------------|-------------|------|------|------------------------|------------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 1.60 | - | - | 0.0630 | | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0090 | | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | | D <sup>(4)</sup> | 9.00 BSC | | | | 0.3543 BSC | | | | D1 <sup>(2)(5)</sup> | 7.00 BSC | | | | 0.2756 BSC | | | | E <sup>(4)</sup> | 9.00 BSC | | | | 0.3543 BSC | | | | E1 <sup>(2)(5)</sup> | 7.00 BSC | | | 0.2756 BSC | | | | | е | 0.50 BSC | | | 0.1970 BSC | | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | 1.00 REF | | | 0.0394 REF | | | | | N <sup>(13)</sup> | 48 | | | | | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | θ1 | 0° | - | - | 0° | - | - | | | θ2 | 10° | 12° | 14° | 10° | 12° | 14° | | | θ3 | 10° | 12° | 14° | 10° | 12° | 14° | | | R1 | 0.08 | - | - | 0.0031 | - | - | | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | | S | 0.20 | - | - | 0.0079 | - | - | | | aaa <sup>(1)(7)</sup> | 0.20 | | | 0.0079 | | | | | bbb <sup>(1)(7)</sup> | 0.20 | | | 0.0079 | | | | | ccc <sup>(1)(7)</sup> | 0.08 | | | 0.0031 | | | | | ddd <sup>(1)(7)</sup> | 0.08 | | | | 0.0031 | | | #### Notes: - Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. Figure 27. LQFP48 - Footprint example 1. Dimensions are expressed in millimeters. ### 7.4 LQFP64 package information (5W) This LQFP is 64-pin, 10 x 10 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 28. LQFP64 - Outline<sup>(15)</sup> Table 60. LQFP64 - Mechanical data | Symbol | millimeters | | | inches <sup>(14)</sup> | | | |----------------------|-------------|------|------|------------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.60 | - | - | 0.0630 | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0570 | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0091 | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | D <sup>(4)</sup> | 12.00 BSC | | | 0.4724 BSC | | | | D1 <sup>(2)(5)</sup> | 10.00 BSC | | | 0.3937 BSC | | | | E <sup>(4)</sup> | 12.00 BSC | | | 0.4724 BSC | | | | E1 <sup>(2)(5)</sup> | 10.00 BSC | | | 0.3937 BSC | | | | е | 0.50 BSC | | | 0.1970 BSC | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | 1.00 REF | | | 0.0394 REF | | | | N <sup>(13)</sup> | 64 | | | | | | | q | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | q1 | 0° | - | - | 0° | - | - | | q2 | 10° | 12° | 14° | 10° | 12° | 14° | | q3 | 10° | 12° | 14° | 10° | 12° | 14° | | R1 | 0.08 | - | - | 0.0031 | - | - | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | S | 0.20 | - | - | 0.0079 | - | - | | aaa <sup>(1)</sup> | 0.20 | | | 0.0079 | | | | bbb <sup>(1)</sup> | 0.20 | | | 0.0079 | | | | ccc <sup>(1)</sup> | 0.08 | | | 0.0031 | | | | ddd <sup>(1)</sup> | 0.08 | | | 0.0031 | | | #### Notes: - Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. Figure 29. LQFP64 - Footprint example 1. Dimensions are expressed in millimeters. #### 7.5 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 19: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O}$$ max = $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH})$ , taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Table 91.1 dekage thermal enalacteristics | | | | | |-------------------------------------------|---------------------------------------------------------------|-------|------|--| | Symbol | Parameter | Value | Unit | | | | Thermal resistance junction-ambient<br>LQFP64 - 10 mm x 10 mm | 44 | | | | $\Theta_{J}$ | Thermal resistance junction-ambient LQFP48 - 7 mm x 7 mm | 55 | °C/W | | | | Thermal resistance junction-ambient TSSOP20 - 6.5 mm x 6.4 mm | 76 | | | Table 61. Package thermal characteristics #### 7.5.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ## 8 Ordering information xxx = programmed parts TR = tape and reel For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. 80/84 DS10697 Rev 4 ### 9 Important security notice The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that: - ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified. - Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product. - Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies. - While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application. - All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise. DS10697 Rev 4 81/84 # 10 Revision history **Table 62. Document revision history** | Date | Revision | Changes | | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27-Nov-2014 | 1 | Initial release. | | | 15-Jan-2015 | 2 | Updated the number of SPI in Features and Section: Description. Updated Section: Serial peripheral interface (SPI). Updated the fourth footnote of Table: STM32F070xB/i pin definitions, and added the reference to PB9 pin. Moved the AF3 data to AF4 for PA9 and PA10 pins in Table: Alternate functions selected through GPIOA_AFR registers for port A. Added the reference to footnote 1 to AF0 data for PB12, PB13, PB14 and PB15, and to AF5 data for PB9 and PB10 in Table: Alternate functions selected through GPIOB_AFR registers for port B. Added the reference to footnote 1 to SPI2 in Table: STM32F070xB/6 peripheral register boundary addressesF070. | | | 07-Feb-2016 | 3 | Updated: Removal of Table 1 from cover page (all part numbers put in the header) Table 1: STM32F070CB/RB/C6/F6 family device features and peripheral counts; number of int. ADC channels corrected Figure 1: Block diagram Figure 2: Clock tree Table 7: STM32F70x0 USART implementation Figure 6: STM32F070CB/RB/C6/F6 memory map and added the note related to the start address of the system memory Figure 9: Power supply scheme Section 3.5.1: Power supply schemes Section 3.11: Timers and watchdogs - number of complementary outputs in the table Table 10: STM32F070xB/6 pin definitions - TSSOP20 pinout correction, pins 10, 15 and 16 Table 22: Embedded internal reference voltage: added tSTART, changed VREFINT and tS_vrefint values and notes Table 32: LSE oscillator characteristics (fLSE = 32.768 kHz) LSEDRV[1:0] values removed (see ref. manual) Table 48: ADC characteristics - tSTAB defined relative to clock frequency; notes 3. and 4. added Table 51: TS characteristics: removed the min. value for t <sub>START</sub> | | 82/84 DS10697 Rev 4 STM32F070CB/RB/C6/F6 Revision history Table 62. Document revision history (continued) | Date | Revision | Changes | | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 07-Feb-2016 | 3 | <ul> <li>Figure 15 and Figure 16 improved</li> <li>Section 7: Package information name and structure change</li> <li>Section 8: Ordering information renamed from Part numbering; removed undue code sizes</li> </ul> | | | 26-Apr-2024 | 4 | <ul> <li>Cover image updated</li> <li>Updated Section 1: Introduction, Section 3.3: Boot modes, Section 3.4: Cyclic redundancy check calculation unit (CRC), Section 4: Pinouts and pin descriptions (packages reorder from lowest to highest pincount), Section 7: Package information (marking information removed, packages reordered from lowest to highest pincount, package references added)</li> <li>Added Section 9: Important security notice</li> </ul> | | #### IMPORTANT NOTICE - PLEASE READ CAREFULLY STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. 84/84 DS10697 Rev 4