#### **Features** ■ Input Voltage Range: 2.2 V to 6.5 V Output Voltage Options: ◆ Fixed Output Voltage: 0.8 V to 5 V Adjustable Output Voltage: 0.8 V to 5.2 V 3% Accuracy over Line Regulation, Load Regulation, and Operating Temperature Range ■ 1 A Maximum Output Current ■ Low Dropout Voltage: 500 mV Maximum at 1 A ■ High PSRR: ♦ 65 dB at 1 kHz ◆ 50 dB at 100 kHz ■ 24 µV<sub>RMS</sub> Output Voltage Noise (100 Hz to 100kHz) ■ Excellent Transient Response ■ Stable with a 10 µF or Larger Ceramic Output Capacitor ■ Thermal Shutdown and Over-Current Protection ■ Operating Junction Temperature: -40°C to +125°C ■ Package: 3×3 DFN-8 # **Applications** ■ Wireless Communication: CPU, ASIC, FPGA, CPLD, DSP High-Performance Analog: ADC, DAC, LVDS, VCO ■ Noise-Sensitive Imaging: CMOS Sensors, Video ASICs ### **Description** The TPL910 series products are 1-A high-current, $24-\mu V_{RMS}$ low-noise, high-PSRR, high-accuracy linear regulators with only 500-mV maximum ultra-low dropout voltage at 1-A load current. The TPL910 series products support both fixed output voltage ranges from 0.8 V to 5 V and adjustable output voltage ranges from 0.8 V to 5.2 V with external resistor divider. Ultra-low noise, high PSRR, and high output current capability makes the TPL910 series products ideal power supply for noise-sensitive applications, such as high-speed communication facilities, test and measurement devices, or high-definition imaging equipment. Accurate output voltage tolerance, output remote sensing, excellent transient response, and adjustable soft-start control ensures the TPL910 series products optimal power supply for the large-scale processors or digital loads, such as ASIC, FPGA, CPLD and DSP. The TPL910 series products provide 3×3 DFN-8 package with guaranteed operating junction temperature range (T<sub>J</sub>) from – 40°C to +125°C. # **Typical Application Schematic** # **Product Family Table** | Part Number | Output Voltage | Orderable Number | Package | Transport Media,<br>Quantity | MSL | Marking information | |-------------|----------------------------|------------------|-----------|------------------------------|------|---------------------| | TPL910 | Adjustable (0.8 V ~ 5.2 V) | TPL910ADJ-DF6R | 3×3 DFN-8 | 4,000 | MSL3 | L910A | ## **Table of Contents** | Features | | |-------------------------------------|----| | Applications | 1 | | Description | 1 | | Typical Application Schematic | 1 | | Product Family Table | 2 | | Table of Contents | 3 | | Revision History | 4 | | Pin Configuration and Functions | 5 | | Specifications | 6 | | Absolute Maximum Ratings | 6 | | ESD Ratings | 6 | | Recommended Operating Conditions | 6 | | Thermal Information | 6 | | Electrical Characteristics | 7 | | Typical Performance Characteristics | g | | Detailed Description | 11 | | Overview | 11 | | Functional Block Diagram | 11 | | Feature Description | 11 | | Application and Implementation | 14 | | Application Information | 14 | | Typical Application | 14 | | Layout Requirements | | | Tape and Reel Information | 16 | | Package Outline Dimensions | 17 | | 3×3 DFN-8 | 17 | | IMPORTANT NOTICE AND DISCLAIMER | 18 | # **Revision History** | Date | Revision | Notes | |------------|----------|-------------------------------------------------------------| | 2019/04/30 | Rev.Pre | Preliminary Version | | 2020/05/08 | Rev.A.0 | Initial Release | | | | 1. Update the top view figure of DFN-8 Package in Page 5 | | 2021/06/07 | Rev.A.1 | 2. Add Tape and Reel Information in Page 16 | | | | 3. Change Package Outline Dimensions, 3×3 DFN-8, in Page 17 | # **Pin Configuration and Functions** #### **TPL910 Series** DFN-8 Package Top View ### **Pin Functions** | NAME | PIN NUMBER | TYPE | DESCRIPTION | |------|------------|------|----------------------------------------------------------------------------------------| | ENI | 5.1 | | Regulator enable pin. Drive EN high to turn on the regulator; drive EN low to turn off | | EN | 5 | ' | the regulator. For automatic startup, connect EN to IN directly. | | | | | Output voltage feedback pin. Connect to an external resistor divider to adjust the | | FB | 3 | 1 | output voltage. A 10-nF feed-forward capacitor from FB to OUT (as close as possible | | | | | to FB pin) is recommended to maximize regulator ac performance. | | GND | 4 | _ | Ground reference pin. Connect GND pin to PCB ground plane directly. | | INI | 7.0 | | Input voltage pin. A 10-µF or larger ceramic capacitor from IN to ground (as close as | | IN | 7, 8 | | possible to IN pin) is required to reduce the jitter from previous-stage power supply. | | ND | 6 | | Noise-reduction and soft-start pin. A 10-nF or larger capacitor from NR/SS to GND | | NR 6 | | ' | (as close as possible to NR/SS pin) is recommended to maximize ac performance. | | OUT | 1.2 | 0 | Regulated output voltage pin. A 10-µF or larger ceramic capacitor from OUT to ground | | OUT | 1, 2 | | (as close as possible to OUT pin) is required to ensure regulator stability. | <sup>(1)</sup> Exposed PAD must be connected to a large-area ground plane to maximum the thermal performance. # **Specifications** # **Absolute Maximum Ratings** | | | MIN | MAX | UNIT | |------------------|-------------------------------------|------|-----------------------|------| | IN, EN | | -0.3 | 7 | V | | OUT | | -0.3 | V <sub>IN</sub> + 0.3 | V | | FB, NR | FB, NR | | 3.6 | V | | TJ | Junction Temperature Range | -40 | 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 | 150 | °C | | T <sub>L</sub> | Lead Temperature (Soldering 10 sec) | | 260 | °C | <sup>(1)</sup> Stresses beyond the Absolute Maximum Ratings may permanently damage the device. ## **ESD Ratings** | | | Condition | Minimum Level | Unit | |-----|--------------------------|------------------------|---------------|------| | НВМ | Human Body Model ESD | ANSI/ESDA/JEDEC JS-001 | ±4000 | V | | CDM | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 | ±1500 | V | # **Recommended Operating Conditions** | | | MIN | TYP | MAX | UNIT | |------------------|----------------------------|-----|------|-----|------| | IN | Input voltage | 2.2 | | 6.5 | V | | EN | Enable voltage | 0 | | 6.5 | V | | OUT | Output voltage | 0.8 | | 5.2 | V | | OUT | Output current | 0 | | 1 | А | | C <sub>IN</sub> | Input capacitor | 10 | | | μF | | C <sub>OUT</sub> | Output capacitor | 10 | | | μF | | C <sub>FF</sub> | Feed-forward capacitor | | 10 | | nF | | C <sub>NR</sub> | NR capacitor | | 10 | | nF | | P <sub>D</sub> | Power dissipation | | 1000 | | mW | | T <sub>J</sub> | Junction Temperature Range | -40 | | 125 | °C | # **Thermal Information** | PACKAGE θ <sub>JA</sub> | | $ heta_{ extsf{JC}, extsf{bottom}}$ | UNIT | | | |-------------------------|------|-------------------------------------|------|--|--| | 3×3 DFN-8 | 69.3 | 8.16 | °C/W | | | <sup>(2)</sup> All voltage values are with respect to GND. ### **Electrical Characteristics** $T_J = -40$ °C to +125°C (typical value at $T_J = +25$ °C), $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2.2 V, whichever is greater; $V_{EN} = 2.2$ V, $I_{OUT} = 1$ mA, $I_{OUT} = 10$ $I_{EN} =$ | PARAMETER | | TEST CONDITIONS | | TYP | MAX | UNIT | |-------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|--------| | Supply Inp | out Voltage and Current | | | | | | | V <sub>IN</sub> | | | | | | V | | UVLO | Input supply UVLO | VIN rising, $R_L = 1 \text{ k}\Omega$ | | 1.3 | 2.1 | V | | UVLO | Hysteresis | | | 200 | | mV | | I <sub>GND</sub> | CND nin current | V <sub>IN</sub> = 6.5 V, I <sub>OUT</sub> = 1 mA | | 15 | 30 | mA | | IGND | GND pin current | V <sub>IN</sub> = 6.5 V, I <sub>OUT</sub> = 1 A | | 15 | 30 | mA | | I <sub>SD</sub> | Shutdown current | V <sub>IN</sub> = 6.5 V, V <sub>EN</sub> = Low | | 10 | 25 | μΑ | | Device En | able | | | | | | | V <sub>IH(EN)</sub> | EN pin high-level input voltage | Device enable | 1.2 | | 6.5 | V | | $V_{IL(EN)}$ | EN pin low-level input voltage | Device disable | 0 | | 0.4 | V | | I <sub>EN</sub> | EN pin current | V <sub>IN</sub> = 6.5 V, V <sub>EN</sub> = 0 V to 6.5 V | | 0.1 | 1 | μA | | Regulated | Output Voltage and Current | | | | | | | V <sub>FB</sub> | Feedback voltage | | 0.79 | 0.8 | 0.81 | V | | I <sub>FB</sub> | FB pin leakage current | V <sub>IN</sub> = 6.5 V, stress V <sub>FB</sub> = 0.8V | | 0.1 | 1 | μA | | $V_{NR}$ | NR/SS pin voltage | | | 0.8 | | V | | I <sub>NR</sub> | NR/SS pin charging current | V <sub>IN</sub> = 6.5 V, V <sub>NR</sub> = GND | | 7.2 | 9 | μΑ | | | Output accuracy (2) | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.5 \text{ V to } 6 \text{ V}, V_{OUT} = 0.8 \text{ V}$ | 20/ | | 20/ | | | V | | to 5.2 V, I <sub>OUT</sub> = 100 mA to 500 mA | -2% | | 2% | | | V <sub>OUT</sub> | | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.2 \text{ V to } 6.5 \text{ V}, V_{OUT} = 0.8$ | 20/ | | 3% | | | | | V to 5.2 V, I <sub>OUT</sub> = 100 mA to 1 A | -3% | | 3% | | | | Line regulation | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.2 \text{ V to } 6.5 \text{ V}, I_{OUT} = 100$ | | 0.03 | | mV/V | | $\Delta V_{\text{OUT}}$ | Line regulation | mA | | 0.03 | | IIIV/V | | | Load regulation | I <sub>OUT</sub> = 100 mA to 1 A | | 0.07 | | mV/A | | | | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.2 \text{ V to } 6.5 \text{ V}, I_{OUT} = 500$ | | | 250 | mV | | | | $mA$ , $V_{FB} = GND$ or $V_{SNS} = GND$ | | | 230 | 111 V | | $V_{DO}$ | Dropout voltage (1) | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.2 \text{ V to } 6.5 \text{ V}, I_{OUT} = 750$ | | | 350 | mV | | <b>v</b> DO | Dropout voltage | mA, V <sub>FB</sub> = GND or V <sub>SNS</sub> = GND | | | 330 | IIIV | | | | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 2.2 \text{ V to } 6.5 \text{ V}, I_{OUT} = 1 \text{ A},$ | | | 500 | mV | | | | $V_{FB}$ = GND or $V_{SNS}$ = GND | | | 300 | 1110 | | I <sub>LIM</sub> | Output current limit | $V_{OUT}$ forced at $0.9 \times V_{OUT(NOM)}$ , $V_{IN} \ge 3.3 \text{ V}$ | 1.1. | 1.4 | | Α | | t <sub>STR</sub> | Start-up time | $V_{OUT(NOM)} = 3.3$ V, $V_{OUT} = 0\%$ to 90% $V_{OUT(NOM)},\ R_L =$ | | 13 | | ms | | אופי | Start up timo | $3.3~k\Omega$ , $C_{OUT}$ = 10 $\mu$ F, $C_{NR}$ = 100 nF | | '0 | | 1110 | <sup>(1)</sup> Minimum $V_{IN}$ = $V_{OUT(NOM)}$ + $V_{DO}$ or 2.2 V, whichever is greater. <sup>(2)</sup> Resistor tolerance is not included. Output accuracy is not tested at this condition: $V_{OUT} = 0.8 \text{ V}$ , $4.5 \text{V} \le V_{IN} \le 6.5 \text{ V}$ , and $750 \text{ mA} \le I_{OUT} \le 1 \text{ A}$ , because the power dissipation is out of package limitation. # **Electrical Characteristics (continued)** $T_J = -40$ °C to +125°C (typical value at $T_J = +25$ °C), $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2.2 V, whichever is greater; $V_{EN} = 2.2$ V, $I_{OUT} = 1$ mA, $I_{OUT} = 10$ μF, $I_{OU$ | | PARAMETER | TEST CONDITIONS | | | TYP | MAX | UNIT | | | |----------------|--------------------------------|---------------------------------------------------------------------------|-------------|-----|-----|-----|---------------|--|--| | PSRR and Noise | | | | | | | | | | | | | V - 5 5 V V - 5 2 V | f = 1 kHz | | 65 | | dB | | | | PSRR | Power supply ripple rejection | $V_{IN} = 5.5 \text{ V}, V_{OUT} = 5.2 \text{ V},$ | f = 100 kHz | | 50 | | dB | | | | | | I <sub>OUT</sub> = 1 A | f = 1 MHz | | 30 | | dB | | | | V | Output poise valtage | BW = 100 Hz to 100 kHz, $V_{IN}$ = 5.5 V, $V_{OUT}$ = 5.2 V, | | | 24 | | / | | | | $V_N$ | Output noise voltage | I <sub>OUT</sub> = 1 A, C <sub>NR</sub> = 100 nF, C <sub>FF</sub> = 10 nF | | | 24 | | $\mu V_{RMS}$ | | | | Temperatur | e Range | | | | | | | | | | т | Thermal shutdown threshold | Temperature increasing | | | 160 | | °C | | | | $T_{SD}$ | Hysteresis | | | | 20 | | °C | | | | T <sub>J</sub> | Operating junction temperature | | | -40 | | 125 | °C | | | ## **Typical Performance Characteristics** $V_{\text{IN}} = V_{\text{OUT(NOM)}} + 0.5 \text{ V or } 2.2 \text{ V, whichever is greater; } V_{\text{EN}} = 2.2 \text{ V, } C_{\text{IN}} = 10 \text{ } \mu\text{F, } C_{\text{OUT}} = 47 \text{ } \mu\text{F, } C_{\text{NR}} = 10 \text{ nF, } C_{\text{FF}} = \text{open, unless otherwise noted.}$ Figure 10 Load Transient # **Typical Performance Characteristics (continued)** Figure 9 Line Transient $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 2.2 V, whichever is greater; $V_{EN} = 2.2 \text{ V}$ , $C_{IN} = 10 \text{ }\mu\text{F}$ , $C_{OUT} = 47 \text{ }\mu\text{F}$ , $C_{NR} = 10 \text{ }n\text{F}$ , $C_{FF} = \text{open}$ , unless otherwise noted. ### **Detailed Description** #### **Overview** The TPL910 series products are 1-A high-current, 24-µV<sub>RMS</sub> low-noise, high-PSRR, high-accuracy linear regulators with only 500-mV maximum ultra-low dropout voltage at 1-A load current. The TPL910 series products support both fixed output voltage ranges from 0.8 V to 5 V and adjustable output voltage ranges from 0.8 V to 5.2 V with external resistor divider. Ultra-low noise, high PSRR, and high output current capability makes the TPL910 series products ideal power supply for noise-sensitive applications, such as high-speed communication facilities, test and measurement devices, or high-definition imaging equipment. Accurate output voltage tolerance, output remote sensing, excellent transient response, and adjustable soft-start control ensures the TPL910 series products optimal power supply for the large-scale processors or digital loads, such as ASIC, FPGA, CPLD and DSP. ### **Functional Block Diagram** Figure 11 Functional Block Diagram # **Feature Description** #### **Enable (EN)** The TPL910 series provide a device enable pin (EN) to enable or disable the device. Connect this pin to the GPIO of an external digital logic control circuit to control the device. When the $V_{EN}$ voltage falls below $V_{IL(EN)}$ , the LDO device turns off, and when the $V_{EN}$ ramps above $V_{IH(EN)}$ , the LDO device turns on. #### **Under-Voltage Lockout (IN and UVLO)** The TPL910 series use an under-voltage lockout circuit to keep the output shut off until the internal circuitry operates properly. ### Voltage Regulation (OUT and FB) The TPL910 series provide adjustable output voltage option. Using external resistors divider, the output voltage of TPL910 series is determined by the value of the resistor R1 and R2 in Figure 12. Use Equation 1 to calculate the output voltage. $$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$ Where the feedback voltage V<sub>FB</sub> is 0.8 V. Table 1 provides a list of recommended resistor combinations to achieve the common output voltage values. **Table 1 External Resistor Combinations** | | External Res | | | |---------------------------|--------------|---------|-------------------------------| | Target Output Voltage (V) | R1 (kΩ) | R2 (kΩ) | Calculated Output Voltage (V) | | 0.80 | 0 | Open | 0.800 | | 0.81 | 2 | 160 | 0.810 | | 0.82 | 4.02 | 160 | 0.820 | | 0.83 | 6.04 | 160 | 0.830 | | 0.84 | 8.06 | 160 | 0.840 | | 0.85 | 10 | 160 | 0.850 | | 0.86 | 12 | 160 | 0.860 | | 0.87 | 12.4 | 143 | 0.869 | | 0.88 | 12.4 | 124 | 0.880 | | 0.89 | 12 | 107 | 0.890 | | 0.90 | 12.4 | 100 | 0.899 | | 0.95 | 12.4 | 66.5 | 0.949 | | 1.00 | 12.4 | 49.9 | 0.999 | | 1.10 | 12.4 | 33.2 | 1.099 | | 1.20 | 12.4 | 24.9 | 1.198 | | 1.50 | 12.4 | 14.3 | 1.494 | | 1.80 | 12.4 | 10 | 1.792 | | 1.90 | 12.1 | 8.87 | 1.891 | | 2.50 | 12.4 | 5.9 | 2.481 | | 2.85 | 12.1 | 4.75 | 2.838 | | 3.00 | 12.1 | 4.42 | 2.990 | | 3.30 | 11.8 | 3.74 | 3.324 | | 3.60 | 12.1 | 3.48 | 3.582 | | 4.50 | 11.8 | 2.55 | 4.502 | | 5.00 | 12.4 | 2.37 | 4.986 | #### **Output Active Discharge** The TPL910 series integrate an output discharge path from OUT to GND. When the device is disabled, either EN or VIN is lower than turn-on threshold, the output will actively discharge the output voltage through an internal resistor of several hundred ohms. Do not rely on this active discharge circuit for discharging large output capacitors when the input voltage falls below the output voltage. Reverse current flow through internal power MOSFET can permanently damage the device, and external current protection is essential at this condition. #### **Over-Current Protection** The TPL910 series integrate an internal current limit that helps to protect the device during fault conditions. When the output is pulled down below the target output voltage, over-current protection starts to work and limit the output current to a typical value of 1.4 A. Under the over-current conditions, the internal junction temperature ramps up quickly. When the junction temperature is high enough, it will cause the over temperature protection. ### **Over-Temperature Protection** The recommended operating junction temperature range is –40°C to 125°C. When the junction temperature is between 125°C and the thermal shutdown (TSD) threshold, the regulator can still work well, but will reduce the device lifetime for long-term using. The over-temperature protection works when the junction temperature exceeds the thermal shutdown (TSD) threshold, which turns off the regulator immediately. Until when the device cools down and the junction temperature falls below the thermal shutdown threshold minus thermal shutdown hysteresis, the regulator turns on again. ### **Application and Implementation** #### NOTE Information in the following applications sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # **Application Information** The TPL910 series products are 1-A high-current, 24-µV<sub>RMS</sub> low-noise, high-PSRR, high-accuracy linear regulators with only 500-mV maximum ultra-low dropout voltage. The following application schematic shows a typical usage of the TPL910 series. ### Typical Application ### **Adjustable Output Operation** Figure 12 shows the typical application schematic of the TPL910 series. Figure 12 Adjustable Output Operation #### **Input Capacitor and Output Capacitor** The TPL910 series is designed to be stable with low equivalent series resistance (ESR) ceramic capacitors at the input, output, and noise-reduction pin (NR/SS). It is recommended to use ceramic capacitors with X7R-, X5R-, and COG-rated dielectric materials to get good capacitive stability across temperature. 3PEAK recommends adding a 10 $\mu$ F or greater capacitor with a 0.1 $\mu$ F bypass capacitor in parallel at IN pin to keep the input voltage stable. The voltage rating of the capacitors must be greater than the maximum input voltage. To ensure loop stability, the TPL910 series requires an output capacitor with a minimum effective capacitance value of 3.3 μF. 3PEAK recommends selecting a X7R-type 10-μF ceramic capacitor with low ESR over temperature. Both input capacitors and output capacitors must be placed as close to the device pins as possible. #### **Power Dissipation** During normal operation, LDO junction temperature should not exceed 125°C. Using below equations to calculate the power dissipation and estimate the junction temperature. The power dissipation can be calculated using Equation 2. $$P_{D} = (V_{IN} - V_{OLIT}) \times I_{OLIT} + V_{IN} \times I_{GND}$$ (2) The junction temperature can be estimated using Equation 3. $\theta_{JA}$ is the junction-to-ambient thermal resistance. $$T_{J} = T_{A} + P_{D} \times \theta_{JA} \tag{3}$$ # **Layout Requirements** - Both input capacitors and output capacitors must be placed as close to the device pins as possible, and vias between capacitors and device power pins must be avoid. - It is recommended to bypass the input pin to ground with a 0.1 µF bypass capacitor. The loop area formed by the bypass capacitor connection, IN pin and the GND pin of the system must be as small as possible. - It is recommended to use wide trace lengths or thick copper weight to minimize I×R drop and heat dissipation. # **Tape and Reel Information** | Order Number | Package | D1<br>(mm) | W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | W0<br>(mm) | Pin1<br>Quadrant | |----------------|-----------|------------|------------|------------|------------|------------|------------|------------|------------------| | TPL910ADJ-DF6R | 3×3 DFN-8 | 330.0 | 17.6 | 3.4 | 3.4 | 1.1 | 8.0 | 12.0 | Q2 | # **Package Outline Dimensions** ### 3×3 DFN-8 **Bottom View** ### IMPORTANT NOTICE AND DISCLAIMER Copyright© 3PEAK 2012-2023. All rights reserved. **Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK. **Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product. **Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.