

## FEATURES:

- 0.5 MICRON CMOS Technology
- High-speed, low-power CMOS replacement for ABT functions
- Typical  $t_{sk(o)}$  (Output Skew) < 250ps
- Low input and output leakage  $\leq 1\mu\text{A}$  (max.)
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- $V_{cc} = 5\text{V} \pm 10\%$
- High drive outputs (-32mA  $I_{oh}$ , 64mA  $I_{ol}$ )
- Power off disable outputs permit "live insertion"
- Typical  $VO_{LP}$  (Output Ground Bounce) < 1.0V at  $V_{cc} = 5\text{V}$ ,  $T_A = 25^\circ\text{C}$
- Available in the following packages:
  - Industrial: SSOP, TSSOP

## DESCRIPTION:

The FCT16374T 16-bit edge-triggered D-type register is built using advanced dual metal CMOS technology. These high-speed, low-power registers are ideal for use as buffer registers for data synchronization and storage. The Output Enable ( $\overline{xOE}$ ) and clock ( $xCLK$ ) controls are organized to operate each device as two 8-bit registers or one 16-bit register with common clock. Flow-through organization of signal pins simplifies layout. All inputs are designed with hysteresis for improved noise margin.

The FCT16374T is ideally suited for driving high-capacitance loads and low-impedance backplanes. The output buffers are designed with power off disable capability to allow "live insertion" of boards when used as backplane drivers.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION

|                  |    |    |      |
|------------------|----|----|------|
| $\overline{xOE}$ | 1  | 48 | 1CLK |
| $1O_1$           | 2  | 47 | 1D1  |
| $1O_2$           | 3  | 46 | 1D2  |
| GND              | 4  | 45 | GND  |
| $1O_3$           | 5  | 44 | 1D3  |
| $1O_4$           | 6  | 43 | 1D4  |
| VCC              | 7  | 42 | VCC  |
| $1O_5$           | 8  | 41 | 1D5  |
| $1O_6$           | 9  | 40 | 1D6  |
| GND              | 10 | 39 | GND  |
| $1O_7$           | 11 | 38 | 1D7  |
| $1O_8$           | 12 | 37 | 1D8  |
| $2O_1$           | 13 | 36 | 2D1  |
| $2O_2$           | 14 | 35 | 2D2  |
| GND              | 15 | 34 | GND  |
| $2O_3$           | 16 | 33 | 2D3  |
| $2O_4$           | 17 | 32 | 2D4  |
| VCC              | 18 | 31 | VCC  |
| $2O_5$           | 19 | 30 | 2D5  |
| $2O_6$           | 20 | 29 | 2D6  |
| GND              | 21 | 28 | GND  |
| $2O_7$           | 22 | 27 | 2D7  |
| $2O_8$           | 23 | 26 | 2D8  |
| $2\overline{OE}$ | 24 | 25 | 2CLK |

TOP VIEW

| Package Type | Package Code | Order Code |
|--------------|--------------|------------|
| TSSOP        | PAG48        | PAG        |
| SSOP         | PVG48        | PVG        |

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol           | Description                          | Max                  | Unit |
|------------------|--------------------------------------|----------------------|------|
| $V_{TERM}^{(2)}$ | Terminal Voltage with Respect to GND | -0.5 to 7            | V    |
| $V_{TERM}^{(3)}$ | Terminal Voltage with Respect to GND | -0.5 to $V_{CC}+0.5$ | V    |
| TSTG             | Storage Temperature                  | -65 to +150          | °C   |
| I <sub>OUT</sub> | DC Output Current                    | -60 to +120          | mA   |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. All device terminals except FCT162XXX Output and I/O terminals.
3. Outputs and I/O terminals for FCT162XXX.

## CAPACITANCE ( $T_A = +25^\circ\text{C}$ , $f = 1.0\text{MHz}$ )

| Symbol    | Parameter <sup>(1)</sup> | Conditions            | Typ. | Max. | Unit |
|-----------|--------------------------|-----------------------|------|------|------|
| $C_{IN}$  | Input Capacitance        | $V_{IN} = 0\text{V}$  | 3.5  | 6    | pF   |
| $C_{OUT}$ | Output Capacitance       | $V_{OUT} = 0\text{V}$ | 3.5  | 8    | pF   |

NOTE:

1. This parameter is measured at characterization but not tested.

## PIN DESCRIPTION

| Pin Names        | Description                              |
|------------------|------------------------------------------|
| $x_{Dx}$         | Data Inputs                              |
| $x_{CLK}$        | Clock Inputs                             |
| $x_{Ox}$         | 3-State Outputs                          |
| $\overline{xOE}$ | 3-State Output Enable Input (Active LOW) |

## FUNCTION TABLE<sup>(1)</sup>

| Function      | Inputs   |           |                  | Outputs |
|---------------|----------|-----------|------------------|---------|
|               | $x_{Dx}$ | $x_{CLK}$ | $\overline{xOE}$ |         |
| Z             | X        | L         | H                | Z       |
|               | X        | H         | H                | Z       |
| Load Register | L        | ↑         | L                | L       |
|               | H        | ↑         | L                | H       |
|               | L        | ↑         | H                | Z       |
|               | H        | ↑         | H                | Z       |

NOTE:

1. H = HIGH voltage level  
L = LOW voltage level  
X = Don't care  
Z = High-impedance  
↑ = LOW-to-HIGH transition

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Industrial:  $T_A = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $V_{CC} = 5.0\text{V} \pm 10\%$

| Symbol    | Parameter                                      | Test Conditions <sup>(1)</sup>                             |                     | Min. | Typ. <sup>(2)</sup> | Max.    | Unit          |
|-----------|------------------------------------------------|------------------------------------------------------------|---------------------|------|---------------------|---------|---------------|
| $V_{IH}$  | Input HIGH Level                               | Guaranteed Logic HIGH Level                                |                     | 2    | —                   | —       | V             |
| $V_{IL}$  | Input LOW Level                                | Guaranteed Logic LOW Level                                 |                     | —    | —                   | 0.8     | V             |
| $I_{IH}$  | Input HIGH Current (Input pins) <sup>(5)</sup> | $V_{CC} = \text{Max.}$                                     | $V_I = V_{CC}$      | —    | —                   | $\pm 1$ | $\mu\text{A}$ |
|           | Input HIGH Current (I/O pins) <sup>(5)</sup>   |                                                            |                     | —    | —                   | $\pm 1$ |               |
| $I_{IL}$  | Input LOW Current (Input pins) <sup>(5)</sup>  |                                                            | $V_I = \text{GND}$  | —    | —                   | $\pm 1$ |               |
|           | Input LOW Current (I/O pins) <sup>(5)</sup>    |                                                            |                     | —    | —                   | $\pm 1$ |               |
| $I_{OZH}$ | High Impedance Output Current                  | $V_{CC} = \text{Max.}$                                     | $V_O = 2.7\text{V}$ | —    | —                   | $\pm 1$ | $\mu\text{A}$ |
| $I_{OZL}$ | (3-State Output pins) <sup>(5)</sup>           |                                                            | $V_O = 0.5\text{V}$ | —    | —                   | $\pm 1$ |               |
| $V_{IK}$  | Clamp Diode Voltage                            | $V_{CC} = \text{Min.}$ , $I_{IN} = -18\text{mA}$           |                     | —    | -0.7                | -1.2    | V             |
| $I_{OS}$  | Short Circuit Current                          | $V_{CC} = \text{Max.}$ , $V_O = \text{GND}$ <sup>(3)</sup> |                     | -80  | -140                | -250    | mA            |
| $V_H$     | Input Hysteresis                               | —                                                          |                     | —    | 100                 | —       | mV            |
| $I_{CCL}$ | Quiescent Power Supply Current                 | $V_{CC} = \text{Max}$<br>$V_{IN} = \text{GND or } V_{CC}$  |                     | —    | 5                   | 500     | $\mu\text{A}$ |
| $I_{CCH}$ |                                                |                                                            |                     | —    | —                   | —       |               |
| $I_{CCZ}$ |                                                |                                                            |                     | —    | —                   | —       |               |

## OUTPUT DRIVE CHARACTERISTICS

| Symbol    | Parameter                                     | Test Conditions <sup>(1)</sup>                              |                             | Min. | Typ. <sup>(2)</sup> | Max.    | Unit          |
|-----------|-----------------------------------------------|-------------------------------------------------------------|-----------------------------|------|---------------------|---------|---------------|
| $I_O$     | Output Drive Current                          | $V_{CC} = \text{Max.}$ , $V_O = 2.5\text{V}$ <sup>(3)</sup> |                             | -50  | —                   | -180    | mA            |
| $V_{OH}$  | Output HIGH Voltage                           | $V_{CC} = \text{Min.}$<br>$V_{CC} = \text{Min.}$            | $I_{OH} = -3\text{mA}$      | 2.5  | 3.5                 | —       | V             |
|           |                                               |                                                             | $I_{OH} = -15\text{mA}$ IND | 2.4  | 3.5                 | —       | V             |
|           |                                               |                                                             | $I_{OH} = -32\text{mA}$ IND | 2    | 3                   | —       | V             |
| $V_{OL}$  | Output LOW Voltage                            | $V_{CC} = \text{Min.}$<br>$V_{IN} = V_{IH}$ or $V_{IL}$     | $I_{OL} = 64\text{mA}$ IND  | —    | 0.2                 | 0.55    | V             |
| $I_{OFF}$ | Input/Output Power Off Leakage <sup>(5)</sup> |                                                             | —                           | —    | —                   | $\pm 1$ | $\mu\text{A}$ |

### NOTES:

1. For conditions shown as Min. or Max., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at  $V_{CC} = 5.0\text{V}$ ,  $+25^\circ\text{C}$  ambient.
3. Not more than one output should be shorted at one time. Duration of the test should not exceed one second.
4. Duration of the condition can not exceed one second.
5. This test limit for this parameter is  $\pm 5\mu\text{A}$  at  $T_A = -55^\circ\text{C}$ .

## POWER SUPPLY CHARACTERISTICS

| Symbol          | Parameter                                         | Test Conditions <sup>(1)</sup>                                                                                                                          |                                                            | Min. | Typ. <sup>(2)</sup> | Max. | Unit         |
|-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|---------------------|------|--------------|
| $\Delta I_{CC}$ | Quiescent Power Supply Current<br>TTL Inputs HIGH | V <sub>CC</sub> = Max.<br>V <sub>IN</sub> = 3.4V <sup>(3)</sup>                                                                                         |                                                            | —    | 0.5                 | 1.5  | mA           |
| $I_{CCD}$       | Dynamic Power Supply Current <sup>(4)</sup>       | V <sub>CC</sub> = Max.<br>Outputs Open<br>$x\bar{OE}$ = GND<br>One Input Toggling<br>50% Duty Cycle                                                     | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = GND | —    | 60                  | 100  | $\mu A/ MHz$ |
| $I_C$           | Total Power Supply Current <sup>(6)</sup>         | V <sub>CC</sub> = Max.<br>Outputs Open<br>$f_{CP} = 10MHz$<br>50% Duty Cycle<br>$x\bar{OE}$ = GND<br>$f_i = 5MHz$<br>50% Duty Cycle<br>One Bit Toggling | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = GND | —    | 0.6                 | 1.5  | mA           |
|                 |                                                   | V <sub>IN</sub> = 3.4V<br>V <sub>IN</sub> = GND                                                                                                         | —                                                          | 1.1  | 3                   |      |              |
|                 |                                                   | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = GND                                                                                              | —                                                          | 3    | 5.5 <sup>(5)</sup>  |      |              |
|                 |                                                   | V <sub>IN</sub> = 3.4V<br>V <sub>IN</sub> = GND                                                                                                         | —                                                          | 7.5  | 19 <sup>(5)</sup>   |      |              |

### NOTES:

1. For conditions shown as Min. or Max., use appropriate value specified under Electrical Characteristics for the applicable device type.

2. Typical values are at V<sub>CC</sub> = 5.0V, +25°C ambient.

3. Per TTL driven input (V<sub>IN</sub> = 3.4V). All other inputs at V<sub>CC</sub> or GND.

4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations.

5. Values for these conditions are examples of the  $I_{CC}$  formula. These limits are guaranteed but not tested.

6.  $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$

$$I_C = I_{CC} + \Delta I_{CC} D_{H} N_{T} + I_{CCD} (f_{CP} N_{CP}/2 + f_i N_i)$$

$I_{CC}$  = Quiescent Current (I<sub>CC1</sub>, I<sub>CC2</sub> and I<sub>CC3</sub>)

$\Delta I_{CC}$  = Power Supply Current for a TTL High Input (V<sub>IN</sub> = 3.4V)

D<sub>H</sub> = Duty Cycle for TTL Inputs High

N<sub>T</sub> = Number of TTL Inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic Current Caused by an Input Transition Pair (H<sub>L</sub>H or L<sub>H</sub>L)

f<sub>CP</sub> = Clock Frequency for Register Devices (Zero for Non-Register Devices)

N<sub>CP</sub> = Number of Clock Inputs at f<sub>CP</sub>

f<sub>i</sub> = Input Frequency

N<sub>i</sub> = Number of Inputs at f<sub>i</sub>

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| Symbol           | Parameter                                                           | Condition <sup>(2)</sup> | 74FCT16374AT        |      | Unit |  |
|------------------|---------------------------------------------------------------------|--------------------------|---------------------|------|------|--|
|                  |                                                                     |                          | Ind.                |      |      |  |
|                  |                                                                     |                          | Min. <sup>(2)</sup> | Max. |      |  |
| t <sub>PLH</sub> | Propagation Delay<br>xCLK to xO <sub>x</sub>                        | CL = 50pF<br>RL = 500Ω   | 2                   | 6.5  | ns   |  |
|                  |                                                                     |                          | 1.5                 | 6.5  | ns   |  |
|                  | Output Enable Time<br>t <sub>PZH</sub>                              |                          | 1.5                 | 5.5  | ns   |  |
|                  |                                                                     |                          | 2                   | —    | ns   |  |
|                  | Output Disable Time<br>t <sub>PLZ</sub>                             |                          | 1.5                 | —    | ns   |  |
|                  |                                                                     |                          | 5                   | —    | ns   |  |
|                  | Set-up Time HIGH or LOW, xD <sub>x</sub> to xCLK<br>t <sub>SU</sub> |                          | —                   | 0.5  | ns   |  |
|                  | Hold Time HIGH or LOW, xD <sub>x</sub> to xCLK<br>t <sub>H</sub>    |                          | —                   | —    | ns   |  |
| t <sub>W</sub>   | xCLK Pulse Width HIGH or LOW                                        |                          | —                   | —    | ns   |  |
|                  | Output Skew <sup>(3)</sup><br>t <sub>SK(0)</sub>                    |                          | —                   | —    | ns   |  |

| Symbol           | Parameter                                                           | Condition <sup>(2)</sup> | 74FCT16374CT        |      | 74FCT16374ET        |      | Unit |  |
|------------------|---------------------------------------------------------------------|--------------------------|---------------------|------|---------------------|------|------|--|
|                  |                                                                     |                          | Ind.                |      | Ind.                |      |      |  |
|                  |                                                                     |                          | Min. <sup>(2)</sup> | Max. | Min. <sup>(2)</sup> | Max. |      |  |
| t <sub>PLH</sub> | Propagation Delay<br>xCLK to xO <sub>x</sub>                        | CL = 50pF<br>RL = 500Ω   | 2                   | 5.2  | 1.5                 | 3.7  | ns   |  |
|                  |                                                                     |                          | 1.5                 | 5.5  | 1.5                 | 4.4  | ns   |  |
|                  | Output Enable Time<br>t <sub>PZH</sub>                              |                          | 1.5                 | 5    | 1.5                 | 3.6  | ns   |  |
|                  |                                                                     |                          | 2                   | —    | 1.5                 | —    | ns   |  |
|                  | Output Disable Time<br>t <sub>PLZ</sub>                             |                          | 1.5                 | —    | 0                   | —    | ns   |  |
|                  |                                                                     |                          | 5                   | —    | 3 <sup>(4)</sup>    | —    | ns   |  |
|                  | Set-up Time HIGH or LOW, xD <sub>x</sub> to xCLK<br>t <sub>SU</sub> |                          | —                   | 0.5  | —                   | 0.5  | ns   |  |
|                  | Hold Time HIGH or LOW, xD <sub>x</sub> to xCLK<br>t <sub>H</sub>    |                          | —                   | —    | —                   | —    | ns   |  |
| t <sub>W</sub>   | xCLK Pulse Width HIGH or LOW                                        |                          | —                   | —    | —                   | —    | ns   |  |
|                  | Output Skew <sup>(3)</sup><br>t <sub>SK(0)</sub>                    |                          | —                   | —    | —                   | —    | ns   |  |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested.
3. Skew between any two outputs, of the same package, switching in the same direction. This parameter is guaranteed by design.
4. This limit is guaranteed but not tested.

## TEST CIRCUITS AND WAVEFORMS



*Test Circuits for All Outputs*



*Set-up, Hold, and Release Times*



*Propagation Delay*

## SWITCH POSITION

| Test            | Switch |
|-----------------|--------|
| Open Drain      | Closed |
| Disable Low     |        |
| Enable Low      |        |
| All Other Tests | Open   |

### DEFINITIONS:

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to Zout of the Pulse Generator.



*Pulse Width*



*Enable and Disable Times*

### NOTES:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.
2. Pulse Generator for All Pulses: Rate  $\leq 1.0\text{MHz}$ ;  $t_f \leq 2.5\text{ns}$ ;  $t_r \leq 2.5\text{ns}$ .

## ORDERING INFORMATION



## Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| A          | 74FCT16374ATPAG   | PAG48     | TSSOP     | I           |
|            | 74FCT16374ATPAG8  | PAG48     | TSSOP     | I           |
|            | 74FCT16374ATPVG   | PVG48     | SSOP      | I           |
|            | 74FCT16374ATPVG8  | PVG48     | SSOP      | I           |
| C          | 74FCT16374CTPAG   | PAG48     | TSSOP     | I           |
|            | 74FCT16374CTPAG8  | PAG48     | TSSOP     | I           |
|            | 74FCT16374CTPVG   | PVG48     | SSOP      | I           |
|            | 74FCT16374CTPVG8  | PVG48     | SSOP      | I           |
| E          | 74FCT16374ETPAG   | PAG48     | TSSOP     | I           |
|            | 74FCT16374ETPAG8  | PAG48     | TSSOP     | I           |
|            | 74FCT16374ETPVG   | PVG48     | SSOP      | I           |
|            | 74FCT16374ETPVG8  | PVG48     | SSOP      | I           |

## Datasheet Document History

|            |                |                                                                                                                                                                                                                                           |
|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09/28/2009 | Pg. 7          | Updated the ordering information by removing the "IDT" notation and non RoHS part.                                                                                                                                                        |
| 05/22/2018 | Pg. 1, 2, 5, 7 | Added table under pin configuration diagram with detailed package information. Updated the ordering information diagram by deleting 54FCT, MIL, Cerpak package and adding Tube, Tape and Reel.<br>Added orderable part information table. |
| 08/06/2018 | Pg. 7          | Corrected ordering information diagram symbol for "-43                                                                                                                                                                                    |
| 03/26/2019 | Pg. 7          | Typo in above text; should be -40 Not -43                                                                                                                                                                                                 |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).