

# OPAx171-Q1 36-V, Single-Supply, General-Purpose Operational Amplifier

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Test Guidance With the Following:
  - Device Temperature Grade 1:  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  Ambient Operating Temperature
  - Device HBM ESD Classification Level:
    - Level 3A for OPA171-Q1
    - Level 3A for OPA2171-Q1
    - Level 2 OPA4171-Q1
  - Device CDM ESD Classification Level:
    - Level C4A for OPA171-Q1
    - Level C6 for OPA2171-Q1
    - Level C6 for OPA4171-Q1
- Supply Range: 2.7 to 36 V,  $\pm 1.35$  to  $\pm 18$  V
- Low Noise:  $14 \text{ nV}/\sqrt{\text{Hz}}$
- Low Offset Drift:  $\pm 0.3 \mu\text{V}/^{\circ}\text{C}$  (typ)
- RFI Filtered Inputs
- Input Range Includes the Negative Supply
- Input Range Operates to Positive Supply
- Rail-to-Rail Output
- Gain Bandwidth: 3 MHz
- Low Quiescent Current: 475  $\mu\text{A}$  per Amplifier
- High Common-Mode Rejection: 120 dB (typ)
- Low Input Bias Current: 8 pA
- Industry-Standard Package:
  - 5-Pin Small-Outline Transistor SOT-23 (DBV) Package

### Offset Voltage vs Common-Mode Voltage



## 2 Applications

- Tracking Amplifier in Power Modules
- Merchant Power Supplies
- Transducer Amplifiers
- Bridge Amplifiers
- Temperature Measurements
- Strain Gauge Amplifiers
- Precision Integrators
- Battery-Powered Instruments
- Test Equipment

## 3 Description

The OPA171-Q1 family of devices is a 36-V, single-supply, low-noise operational amplifier (op amp) with the ability to operate on supplies ranging from 2.7 V ( $\pm 1.35$  V) to 36 V ( $\pm 18$  V). This device is available in micro-packages and offers low offset, drift, and bandwidth with low quiescent current. The single, dual, and quad versions all have identical specifications for maximum design flexibility.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| OPA171-Q1   | SOT-23 (5) | 2.90 mm x 1.60 mm |
| OPA2171-Q1  | SOIC (8)   | 4.90 mm x 3.91 mm |
|             | VSSOP (8)  | 3.00 mm x 3.00 mm |
| OPA4171-Q1  | SOIC (14)  | 8.65 mm x 3.91 mm |
|             | TSSOP (14) | 5.00 mm x 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Offset Voltage vs Power Supply



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|          |                                                |    |           |                                                         |    |
|----------|------------------------------------------------|----|-----------|---------------------------------------------------------|----|
| <b>1</b> | <b>Features</b>                                | 1  | 8.3       | Feature Description                                     | 15 |
| <b>2</b> | <b>Applications</b>                            | 1  | 8.4       | Device Functional Modes                                 | 17 |
| <b>3</b> | <b>Description</b>                             | 1  | <b>9</b>  | <b>Application and Implementation</b>                   | 18 |
| <b>4</b> | <b>Revision History</b>                        | 2  | 9.1       | Application Information                                 | 18 |
| <b>5</b> | <b>Description (continued)</b>                 | 3  | 9.2       | Typical Application                                     | 19 |
| <b>6</b> | <b>Pin Configuration and Functions</b>         | 3  | <b>10</b> | <b>Power Supply Recommendations</b>                     | 21 |
| <b>7</b> | <b>Specifications</b>                          | 4  | <b>11</b> | <b>Layout</b>                                           | 21 |
| 7.1      | Absolute Maximum Ratings                       | 4  | 11.1      | Layout Guidelines                                       | 21 |
| 7.2      | ESD Ratings                                    | 5  | 11.2      | Layout Example                                          | 22 |
| 7.3      | Recommended Operating Conditions               | 5  | <b>12</b> | <b>Device and Documentation Support</b>                 | 22 |
| 7.4      | Thermal Information — OPA171-Q1 and OPA2171-Q1 | 5  | 12.1      | Documentation Support                                   | 22 |
| 7.5      | Thermal Information — OPA4171-Q1               | 5  | 12.2      | Related Links                                           | 22 |
| 7.6      | Electrical Characteristics                     | 5  | 12.3      | Community Resource                                      | 23 |
| 7.7      | Typical Characteristics                        | 8  | 12.4      | Trademarks                                              | 23 |
| <b>8</b> | <b>Detailed Description</b>                    | 15 | 12.5      | Electrostatic Discharge Caution                         | 23 |
| 8.1      | Overview                                       | 15 | 12.6      | Glossary                                                | 23 |
| 8.2      | Functional Block Diagram                       | 15 | <b>13</b> | <b>Mechanical, Packaging, and Orderable Information</b> | 23 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (December 2014) to Revision C                               | Page |
|-------------------------------------------------------------------------------------|------|
| • Changed the ESD classification levels for HBM and CDM in the <i>Features</i> list | 1    |
| • Added the 8-pin VSSOP (DGK) package option for the OPA2171-Q1 device              | 1    |
| • Clarified the ESD values for each device in the <i>ESD Ratings</i> table          | 5    |

| Changes from Revision A (September 2012) to Revision B                                                                                                                                                                                                                                                                                                         | Page |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Added the <i>Handling Ratings</i> table, <i>Feature Description</i> section, <i>Device Functional Modes</i> section, <i>Application and Implementation</i> section, <i>Power Supply Recommendations</i> section, <i>Layout</i> section, <i>Device and Documentation Support</i> section, and <i>Mechanical, Packaging, and Orderable Information</i> section | 1    |
| • Added the OPA2171-Q1 and OPA4171-Q1 devices to the data sheet                                                                                                                                                                                                                                                                                                | 1    |

| Changes from Original (June, 2011) to Revision A                                                                                                                                                                                                      | Page |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Added second bullet to Features: AEC-Q100 Test Guidance With the Following Results: –Device Temperature Grade1: -40°C to 125°C Ambient Operating Temperature Range –Device HBM ESD Classification Level H2 –Device CDM ESD Classification Level C3A | 1    |
| • Added classification levels to ESD ratings in Absolute Maximum Ratings table.                                                                                                                                                                       | 4    |
| • Added row to Absolute Maximum Ratings table: Latch-up per JESD78D with Class 1 value.                                                                                                                                                               | 4    |

## 5 Description (continued)

Unlike most op amps, which are specified at only one supply voltage, the OPAx171-Q1 family of devices is specified from 2.7 to 36 V. Input signals beyond the supply rails do not cause phase reversal. The OPAx171-Q1 family of devices is stable with capacitive loads up to 300 pF. The input can operate 100 mV below the negative rail and within 2 V of the top rail during normal operation. The device can operate with full rail-to-rail input 100 mV beyond the top rail, but with reduced performance within 2 V of the top rail.

The OPAx171-Q1 op amp is specified from  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

## 6 Pin Configuration and Functions

**DBV Package  
5-Pin SOT23  
OPA171-Q1 Top View**



**D or DGK Package  
8-Pin SOIC or VSSOP  
OPA2171-Q1 Top View**



**Pin Functions — SOT-23 (5), SOIC (8), and VSSOP (8) Packages**

| PIN   |                         | I/O | DESCRIPTION                         |                                 |
|-------|-------------------------|-----|-------------------------------------|---------------------------------|
| NAME  | OPA171-Q1<br>SOT-23 (5) |     | OPA2171-Q1<br>SOIC AND<br>VSSOP (8) |                                 |
| +IN   | 3                       | —   | I                                   | Noninverting input              |
| +IN A | —                       | 3   | I                                   | Noninverting input, channel A   |
| +IN B | —                       | 5   | I                                   | Noninverting input, channel B   |
| -IN   | 4                       | —   | I                                   | Inverting input                 |
| -IN A | —                       | 2   | I                                   | Inverting input, channel A      |
| -IN B | —                       | 6   | I                                   | Inverting input, channel B      |
| OUT   | 1                       | —   | O                                   | Output                          |
| OUT A | —                       | 1   | O                                   | Output, channel A               |
| OUT B | —                       | 7   | O                                   | Output, channel B               |
| V+    | 5                       | 7   | —                                   | Positive (highest) power supply |
| V-    | 2                       | 4   | —                                   | Negative (lowest) power supply  |

**D and PW Packages  
14-Pin SOIC and TSSOP  
OPA4171-Q1 Top View**



**Pin Functions — SOIC (14) and TSSOP (14) Packages**

| PIN   |     | I/O | DESCRIPTION                     |
|-------|-----|-----|---------------------------------|
| NAME  | NO. |     |                                 |
| +IN A | 3   | I   | Noninverting input, channel A   |
| +IN B | 5   | I   | Noninverting input, channel B   |
| +IN C | 10  | I   | Noninverting input, channel C   |
| +IN D | 12  | I   | Noninverting input, channel D   |
| -IN A | 2   | I   | Inverting input, channel A      |
| -IN B | 6   | I   | Inverting input, channel B      |
| -IN C | 9   | I   | Inverting input, channel C      |
| -IN D | 13  | I   | Inverting input, channel D      |
| OUT A | 1   | O   | Output, channel A               |
| OUT B | 7   | O   | Output, channel B               |
| OUT C | 8   | O   | Output, channel C               |
| OUT D | 14  | O   | Output, channel D               |
| V+    | 4   | —   | Positive (highest) power supply |
| V-    | 11  | —   | Negative (lowest) power supply  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted.<sup>(1)</sup>

|                                       |         | MIN        | MAX        | UNIT |
|---------------------------------------|---------|------------|------------|------|
| Supply voltage                        |         |            | 40         | V    |
| Signal input terminals                | Voltage | (V-) – 0.5 | (V+) + 0.5 | V    |
|                                       | Current | ±10        |            | mA   |
| Output short circuit <sup>(2)</sup>   |         | Continuous |            |      |
| Operating temperature                 |         | –55        | 150        | °C   |
| Junction temperature                  |         |            | 150        | °C   |
| Latch-up per JESD78D                  |         | Class 1    |            |      |
| Storage temperature, T <sub>stg</sub> |         | –65        | 150        | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Short-circuit to ground, one amplifier per package.

## 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| <b>OPA171-Q1</b>   |                         |                                                         |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
|                    |                         | Charged device model (CDM), per AEC Q100-011            | ±500  |      |
| <b>OPA2171-Q1</b>  |                         |                                                         |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
|                    |                         | Charged device model (CDM), per AEC Q100-011            | ±1000 |      |
| <b>OPA4171-Q1</b>  |                         |                                                         |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
|                    |                         | Charged device model (CDM), per AEC Q100-011            | ±1000 |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                   | MIN         | NOM | MAX      | UNIT |
|---------------------------------------------------|-------------|-----|----------|------|
| Supply voltage (V <sub>+</sub> – V <sub>-</sub> ) | 4.5 (±2.25) |     | 36 (±18) | V    |
| Specified temperature                             | –40         |     | 125      | °C   |

## 7.4 Thermal Information — OPA171-Q1 and OPA2171-Q1

| THERMAL METRIC <sup>(1)</sup> | OPA171-Q1                                    | OPA2171-Q1 |             | UNIT |
|-------------------------------|----------------------------------------------|------------|-------------|------|
|                               | DBV (SOT-23)                                 | D (SOIC)   | DGK (VSSOP) |      |
|                               | 5 PINS                                       | 8 PINS     | 8 PINS      |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 277.3      | 116.1       | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case(top) thermal resistance     | 193.3      | 69.8        | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 121.2      | 56.6        | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 51.8       | 22.5        | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 109.5      | 56.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.5 Thermal Information — OPA4171-Q1

| THERMAL METRIC <sup>(1)</sup> | OPA4171-Q1                                   |            | UNIT  |
|-------------------------------|----------------------------------------------|------------|-------|
|                               | D (SOIC)                                     | PW (TSSOP) |       |
|                               | 14 PINS                                      | 14 PINS    |       |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 93.2       | 106.9 |
| R <sub>θJC(top)</sub>         | Junction-to-case(top) thermal resistance     | 51.8       | 24.4  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 49.4       | 59.3  |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 13.5       | 0.6   |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 42.2       | 54.3  |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

## 7.6 Electrical Characteristics

At T<sub>A</sub> = 25°C, V<sub>S</sub> = 2.7 to 36 V, V<sub>CM</sub> = V<sub>OUT</sub> = V<sub>S</sub> / 2, and R<sub>LOAD</sub> = 10 kΩ connected to V<sub>S</sub> / 2, unless otherwise noted. The specified temperature range is T<sub>A</sub> = –40°C to +125°C.

| PARAMETER             | TEST CONDITIONS                       | MIN  | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------|------|------|-----|------|
| <b>OFFSET VOLTAGE</b> |                                       |      |      |     |      |
| V <sub>OS</sub>       | Input offset voltage                  | 0.25 | ±1.8 |     | mV   |
|                       | Input offset voltage over temperature | 0.3  | ±2   |     | mV   |

## Electrical Characteristics (continued)

At  $T_A = 25^\circ\text{C}$ ,  $V_S = 2.7$  to  $36\text{ V}$ ,  $V_{CM} = V_{OUT} = V_S / 2$ , and  $R_{LOAD} = 10\text{ k}\Omega$  connected to  $V_S / 2$ , unless otherwise noted. The specified temperature range is  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ .

| PARAMETER    | TEST CONDITIONS                                       | MIN                        | TYP | MAX           | UNIT                         |
|--------------|-------------------------------------------------------|----------------------------|-----|---------------|------------------------------|
| $dV_{OS}/dT$ | Input offset voltage drift (over temperature)         |                            | 0.3 | $\pm 2^{(1)}$ | $\mu\text{V}/^\circ\text{C}$ |
| PSRR         | Input offset voltage over temperature vs power supply | $V_S = 4$ to $36\text{ V}$ | 1   | $\pm 3$       | $\mu\text{V/V}$              |
|              | Channel separation, DC                                |                            | 5   |               | $\mu\text{V/V}$              |

(1) Not production tested.

## Electrical Characteristics (continued)

At  $T_A = 25^\circ\text{C}$ ,  $V_S = 2.7$  to  $36\text{ V}$ ,  $V_{CM} = V_{OUT} = V_S / 2$ , and  $R_{LOAD} = 10\text{ k}\Omega$  connected to  $V_S / 2$ , unless otherwise noted. The specified temperature range is  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ .

| PARAMETER                 | TEST CONDITIONS                                    | MIN                                                                                     | TYP                                                     | MAX           | UNIT                                 |
|---------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------|---------------|--------------------------------------|
| <b>INPUT BIAS CURRENT</b> |                                                    |                                                                                         |                                                         |               |                                      |
| $I_B$                     | Input bias current                                 |                                                                                         | $\pm 8$                                                 | $\pm 15$      | pA                                   |
|                           | Input bias current over temperature                |                                                                                         |                                                         | $\pm 3.5$     | nA                                   |
| $I_{OS}$                  | Input offset current                               |                                                                                         | $\pm 4$                                                 |               | pA                                   |
|                           | Input offset current over temperature              |                                                                                         |                                                         | $\pm 3.5$     | nA                                   |
| <b>NOISE</b>              |                                                    |                                                                                         |                                                         |               |                                      |
|                           | Input voltage noise                                | $f = 0.1\text{ Hz}$ to $10\text{ Hz}$                                                   | 3                                                       |               | $\mu\text{V}_{PP}$                   |
| $e_n$                     | Input voltage noise density                        | $f = 100\text{ Hz}$                                                                     | 25                                                      |               | $\text{nV}/\sqrt{\text{Hz}}$         |
|                           |                                                    | $f = 1\text{ kHz}$                                                                      | 14                                                      |               | $\text{nV}/\sqrt{\text{Hz}}$         |
| <b>INPUT VOLTAGE</b>      |                                                    |                                                                                         |                                                         |               |                                      |
| $V_{CM}$                  | Common-mode voltage range <sup>(2)</sup>           |                                                                                         | $(V-) - 0.1$                                            | $(V+) - 2$    | V                                    |
| CMRR                      | Common-mode rejection ratio (over temperature)     | $V_S = \pm 2\text{ V}$ , $(V-) - 0.1\text{ V} < V_{CM} < (V+) - 2\text{ V}$             | 90                                                      | 104           | dB                                   |
|                           |                                                    | $V_S = \pm 18\text{ V}$ , $(V-) - 0.1\text{ V} < V_{CM} < (V+) - 2\text{ V}$            | 104                                                     | 120           | dB                                   |
| <b>INPUT IMPEDANCE</b>    |                                                    |                                                                                         |                                                         |               |                                      |
|                           | Differential                                       |                                                                                         | $100 \parallel 3$                                       |               | $\text{M}\Omega \parallel \text{pF}$ |
|                           | Common-mode                                        |                                                                                         | $6 \parallel 3$                                         |               | $10^{12}\Omega \parallel \text{pF}$  |
| <b>OPEN-LOOP GAIN</b>     |                                                    |                                                                                         |                                                         |               |                                      |
| $A_{OL}$                  | Open-loop voltage gain (over temperature)          | $V_S = +4\text{V}$ to $+36\text{V}$ , $(V-) + 0.35\text{V} < V_O < (V+) - 0.35\text{V}$ | 110                                                     | 130           | dB                                   |
| <b>FREQUENCY RESPONSE</b> |                                                    |                                                                                         |                                                         |               |                                      |
| GBP                       | Gain bandwidth product                             |                                                                                         | 3.0                                                     |               | MHz                                  |
| SR                        | Slew rate                                          | $G = 1$                                                                                 | 1.5                                                     |               | $\text{V}/\mu\text{s}$               |
| $t_s$                     | Settling time                                      | To 0.1%, $V_S = \pm 18\text{ V}$ , $G = 1$ , 10-V step                                  | 6                                                       |               | $\mu\text{s}$                        |
|                           |                                                    | To 0.01% (12 bit), $V_S = \pm 18\text{ V}$ , $G = 1$ , 10-V step                        | 10                                                      |               | $\mu\text{s}$                        |
|                           | Overload recovery time                             | $V_{\pm IN} \times \text{Gain} > V_S$                                                   | 2                                                       |               | $\mu\text{s}$                        |
| THD+N                     | Total harmonic distortion + noise                  | $G = 1$ , $f = 1\text{ kHz}$ , $V_O = 3\text{ V}_{RMS}$                                 | 0.0002%                                                 |               |                                      |
| <b>OUTPUT</b>             |                                                    |                                                                                         |                                                         |               |                                      |
| $V_O$                     | Voltage output swing from rail (over temperature)  | $R_L = 10\text{ k}\Omega$ , $A_{OL} \geq 110\text{ dB}$                                 | $(V-) + 0.35$                                           | $(V+) - 0.35$ | V                                    |
| $I_{SC}$                  | Short-circuit current                              | Sourcing                                                                                | 25                                                      |               | mA                                   |
|                           |                                                    | Sinking                                                                                 | -35                                                     |               |                                      |
| $C_{LOAD}$                | Capacitive load drive                              |                                                                                         | See the <a href="#">Typical Characteristics</a> section |               |                                      |
| $R_O$                     | Open-loop output resistance                        | $f = 1\text{ MHz}$ , $I_O = 0\text{ A}$                                                 | 150                                                     |               | $\Omega$                             |
| <b>POWER SUPPLY</b>       |                                                    |                                                                                         |                                                         |               |                                      |
| $V_S$                     | Specified voltage range                            |                                                                                         | 2.7                                                     | 36            | V                                    |
| $I_Q$                     | Quiescent current per amplifier                    | $I_O = 0\text{ A}$                                                                      | 475                                                     | 595           | $\mu\text{A}$                        |
|                           | Quiescent current per amplifier (over temperature) | $I_O = 0\text{ A}$                                                                      |                                                         | 650           | $\mu\text{A}$                        |
| <b>TEMPERATURE</b>        |                                                    |                                                                                         |                                                         |               |                                      |
|                           | Specified range                                    |                                                                                         | -40                                                     | 125           | $^\circ\text{C}$                     |
|                           | Operating range                                    |                                                                                         | -55                                                     | 150           | $^\circ\text{C}$                     |

(2) The input range can be extended beyond  $(V+) - 2\text{ V}$  up to  $V_+$ . See the [Typical Characteristics](#) and [Detailed Description](#) sections for additional information.

## 7.7 Typical Characteristics

$V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.

**Table 1. Characteristic Performance Measurements**

| DESCRIPTION                                                    | FIGURE                               |
|----------------------------------------------------------------|--------------------------------------|
| Offset Voltage Production Distribution                         | <a href="#">Figure 1</a>             |
| Offset Voltage Drift Distribution                              | <a href="#">Figure 2</a>             |
| Offset Voltage vs Temperature                                  | <a href="#">Figure 3</a>             |
| Offset Voltage vs Common-Mode Voltage                          | <a href="#">Figure 4</a>             |
| Offset Voltage vs Common-Mode Voltage (Upper Stage)            | <a href="#">Figure 5</a>             |
| Offset Voltage vs Power Supply                                 | <a href="#">Figure 6</a>             |
| $I_B$ and $I_{OS}$ vs Common-Mode Voltage                      | <a href="#">Figure 7</a>             |
| Input Bias Current vs Temperature                              | <a href="#">Figure 8</a>             |
| Output Voltage Swing vs Output Current (Maximum Supply)        | <a href="#">Figure 9</a>             |
| CMRR and PSRR vs Frequency (Referred-to Input)                 | <a href="#">Figure 10</a>            |
| CMRR vs Temperature                                            | <a href="#">Figure 11</a>            |
| PSRR vs Temperature                                            | <a href="#">Figure 12</a>            |
| 0.1Hz to 10Hz Noise                                            | <a href="#">Figure 13</a>            |
| Input Voltage Noise Spectral Density vs Frequency              | <a href="#">Figure 14</a>            |
| THD+N Ratio vs Frequency                                       | <a href="#">Figure 15</a>            |
| THD+N vs Output Amplitude                                      | <a href="#">Figure 16</a>            |
| Quiescent Current vs Temperature                               | <a href="#">Figure 17</a>            |
| Quiescent Current vs Supply Voltage                            | <a href="#">Figure 18</a>            |
| Open-Loop Gain and Phase vs Frequency                          | <a href="#">Figure 19</a>            |
| Closed-Loop Gain vs Frequency                                  | <a href="#">Figure 20</a>            |
| Open-Loop Gain vs Temperature                                  | <a href="#">Figure 21</a>            |
| Open-Loop Output Impedance vs Frequency                        | <a href="#">Figure 22</a>            |
| Small-Signal Overshoot vs Capacitive Load (100-mV Output Step) | <a href="#">Figure 23, Figure 24</a> |
| No Phase Reversal                                              | <a href="#">Figure 25</a>            |
| Positive Overload Recovery                                     | <a href="#">Figure 26</a>            |
| Negative Overload Recovery                                     | <a href="#">Figure 27</a>            |
| Small-Signal Step Response (100 mV)                            | <a href="#">Figure 28, Figure 29</a> |
| Large-Signal Step Response                                     | <a href="#">Figure 30, Figure 31</a> |
| Large-Signal Settling Time (10-V Positive Step)                | <a href="#">Figure 32</a>            |
| Large-Signal Settling Time (10-V Negative Step)                | <a href="#">Figure 33</a>            |
| Short-Circuit Current vs Temperature                           | <a href="#">Figure 34</a>            |
| Maximum Output Voltage vs Frequency                            | <a href="#">Figure 35</a>            |
| Channel Separation vs Frequency                                | <a href="#">Figure 36</a>            |


**Figure 1. Offset Voltage Production Distribution**

**Figure 2. Offset Voltage Drift Distribution**

**Figure 3. Offset Voltage vs Temperature**

**Figure 4. Offset Voltage vs Common-Mode Voltage**

**Figure 5. Offset Voltage vs Common-Mode Voltage (Upper Stage)**

**Figure 6. Offset Voltage vs Power Supply**


**Figure 7.  $I_B$  and  $I_{OS}$  vs Common-Mode Voltage**

**Figure 8. Input Bias Current vs Temperature**

**Figure 9. Output Voltage Swing vs Output Current (Maximum Supply)**

**Figure 10. CMRR and PSRR vs Frequency (Referred-to Input)**

**Figure 11. CMRR vs Temperature**

**Figure 12. PSRR vs Temperature**


**Figure 13. 0.1- to 10-Hz Noise**

**Figure 14. Input Voltage Noise Spectral Density vs Frequency**

**Figure 15. THD+N Ratio vs Frequency**

**Figure 16. THD+N vs Output Amplitude**

**Figure 17. Quiescent Current vs Temperature**

**Figure 18. Quiescent Current vs Supply Voltage**


**Figure 19. Open-Loop Gain and Phase vs Frequency**

**Figure 20. Closed-Loop Gain vs Frequency**

**Figure 21. Open-Loop Gain vs Temperature**

**Figure 22. Open-Loop Output Impedance vs Frequency**

**Figure 23. Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)**

**Figure 24. Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)**


**Figure 25. No Phase Reversal**

**Figure 26. Positive Overload Recovery**

**Figure 27. Negative Overload Recovery**

**Figure 28. Small-Signal Step Response (100 mV)**

**Figure 29. Small-Signal Step Response (100 mV)**

**Figure 30. Large-Signal Step Response**


**Figure 31. Large-Signal Step Response**

**Figure 32. Large-Signal Settling Time (10-V Positive Step)**

**Figure 33. Large-Signal Settling Time (10-V Negative Step)**

**Figure 34. Short-Circuit Current vs Temperature**

**Figure 35. Maximum Output Voltage vs Frequency**

**Figure 36. Channel Separation vs Frequency**

## 8 Detailed Description

### 8.1 Overview

The OPAX171-Q1 family of operational amplifiers provide high overall performance, making them ideal for many general-purpose applications. The excellent offset drift of only  $1.5 \mu\text{V}/^\circ\text{C}$  (maximum) provides excellent stability over the entire temperature range. In addition, the device offers very good overall performance with high CMRR, PSRR, AOL, and superior THD.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Operating Characteristics

The OPAX171-Q1 family of devices is specified for operation from 2.7 to 36 V ( $\pm 1.35$  to  $\pm 18$  V). Many of the specifications apply from  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ . Parameters that can exhibit significant variance with regard to operating voltage or temperature are shown in the *Typical Characteristics* section.

#### 8.3.2 Phase-Reversal Protection

The OPAX171-Q1 family of devices has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the OPAX171-Q1 family of devices prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. Figure 37 shows this performance.

## Feature Description (continued)



**Figure 37. No Phase Reversal**

### 8.3.3 Capacitive Load and Stability

The dynamic characteristics of the OPAX171-Q1 family of devices have been optimized for commonly encountered operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example,  $R_{OUT}$  equal to 50  $\Omega$ ) in series with the output. Figure 38 and Figure 39 show small-signal overshoot versus capacitive load for several values of  $R_{OUT}$ . Also, for details of analysis techniques and application circuits, refer to the *Applications Bulletin AB-028 (SBOA015)*, available for download from [TI.com](http://TI.com).



## 8.4 Device Functional Modes

### 8.4.1 Common-Mode Voltage Range

The input common-mode voltage range of the OPAX171-Q1 family of devices extends 100 mV below the negative rail and within 2 V of the top rail for normal operation.

This device can operate with full rail-to-rail input 100 mV beyond the top rail, but with reduced performance within 2 V of the top rail. The typical performance in this range is summarized in [Table 2](#).

**Table 2. Typical Performance Range**

| PARAMETER                     | MIN        | TYP | MAX          | UNIT             |
|-------------------------------|------------|-----|--------------|------------------|
| Input common-mode voltage     | $(V+) - 2$ |     | $(V+) + 0.1$ | V                |
| Offset voltage                |            | 7   |              | mV               |
| Offset voltage vs temperature |            | 12  |              | $\mu V/^\circ C$ |
| Common-mode rejection         |            | 65  |              | dB               |
| Open-loop gain                |            | 60  |              | dB               |
| GBW                           |            | 0.7 |              | MHz              |
| Slew rate                     |            | 0.7 |              | $V/\mu s$        |
| Noise at $f = 1\text{kHz}$    |            | 30  |              | $nV/\sqrt{Hz}$   |

## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The OPAx171-Q1 operational amplifier provides high overall performance, making it ideal for many general-purpose applications. The excellent offset drift of only  $2 \mu\text{V}/^\circ\text{C}$  provides excellent stability over the entire temperature range. In addition, the device offers very-good overall performance with high CMRR, PSRR, and  $A_{OL}$ . As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases,  $0.1\text{-}\mu\text{F}$  capacitors are adequate.

#### 9.1.1 Electrical Overstress

Designers often ask questions about the capability of an op amp to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings* table. Figure 40 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 40. Input Current Protection

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through ESD cells and rarely involves the absorption device.

If the ability of the supply to absorb this current is uncertain, external zener diodes may be added to the supply pins. The zener voltage must be selected such that the diode does not turn on during normal operation.

However, the zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.

## 9.2 Typical Application

### 9.2.1 Capacitive Load Drive Solution Using an Isolation Resistor

The OPA171-Q1 device can be used for capacitive loads such as cable shields, reference buffers, MOSFET gates, and diodes. The circuit uses an isolation resistor ( $R_{ISO}$ ) to stabilize the output of an op amp.  $R_{ISO}$  modifies the open-loop gain of the system to ensure the circuit has sufficient phase margin.



**Figure 41. Unity-Gain Buffer with  $R_{ISO}$  Stability Compensation**

#### 9.2.1.1 Design Requirements

The design requirements are:

- Supply voltage: 30 V ( $\pm 15$  V)
- Capacitive loads: 100 pF, 1000 pF, 0.01  $\mu$ F, 0.1  $\mu$ F, and 1  $\mu$ F
- Phase margin: 45° and 60°

#### 9.2.1.2 Detailed Design Procedure

Figure 42 shows a unity-gain buffer driving a capacitive load. Equation 1 shows the transfer function for the circuit in Figure 42. Not shown in Figure 42 is the open-loop output resistance of the op amp,  $R_o$ .

$$T(s) = \frac{1 + C_{LOAD} \times R_{ISO} \times s}{1 + (R_o + R_{ISO}) \times C_{LOAD} \times s} \quad (1)$$

The transfer function in Equation 1 has a pole and a zero. The frequency of the pole ( $f_p$ ) is determined by  $(R_o + R_{ISO})$  and  $C_{LOAD}$ . Components  $R_{ISO}$  and  $C_{LOAD}$  determine the frequency of the zero ( $f_z$ ). A stable system is obtained by selecting  $R_{ISO}$  such that the rate of closure (ROC) between the open-loop gain ( $A_{OL}$ ) and  $1/\beta$  is 20 dB/decade. Figure 42 shows the concept. The  $1/\beta$  curve for a unity-gain buffer is 0 dB.

## Typical Application (continued)



Figure 42. Unity-Gain Amplifier with  $R_{ISO}$  Compensation

ROC stability analysis is typically simulated. The validity of the analysis depends on multiple factors, especially the accurate modeling of  $R_o$ . In addition to simulating the ROC, a robust stability analysis includes a measurement of overshoot percentage and AC gain peaking of the circuit using a function generator, oscilloscope, and gain and phase analyzer. Phase margin is then calculated from these measurements. [Table 3](#) lists the overshoot percentage and AC gain peaking that correspond to phase margins of 45° and 60°. For more details on this design and other alternative devices that can be used in place of the OPA171, refer to the Precision Design, *Capacitive Load Drive Solution using an Isolation Resistor* ([TIPD128](#)).

Table 3. Phase Margin versus Overshoot and AC Gain Peaking

| PHASE MARGIN | OVERSHOOT | AC GAIN PEAKING |
|--------------|-----------|-----------------|
| 45°          | 23.3%     | 2.35 dB         |
| 60°          | 8.8%      | 0.28 dB         |

### 9.2.1.3 Application Curve

The OPA171-Q1 device meets the supply voltage requirements of 30 V. The OPA171-Q1 device was tested for various capacitive loads and  $R_{ISO}$  was adjusted to achieve an overshoot corresponding to [Table 3](#). [Figure 43](#) shows the test results.



Figure 43.  $R_{ISO}$  vs  $C_{LOAD}$

## 10 Power Supply Recommendations

The OPAX171-Q1 family of devices is specified for operation from 4.5 V to 36 V ( $\pm 2.25$  V to  $\pm 18$  V); many specifications apply from  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ . Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics* section.

### CAUTION

Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings* table.

Place 0.1- $\mu\text{F}$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For detailed information on bypass capacitor placement, see the *Layout* section.

## 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1- $\mu\text{F}$  ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. See *Circuit Board Layout Techniques*, [SLOA089](#), for detailed information.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in [Figure 44](#), keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

## 11.2 Layout Example



**Figure 44. Operational Amplifier Board Layout for Noninverting Configuration**

## 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- *Applications Bulletin AB-028, SBOA015*
- *Capacitive Load Drive Solution using an Isolation Resistor, TIDU032*
- *Circuit Board Layout Techniques, SLOA089*

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 4. Related Links**

| PARTS      | PRODUCT FOLDER             | SAMPLE & BUY               | TECHNICAL DOCUMENTS        | TOOLS & SOFTWARE           | SUPPORT & COMMUNITY        |
|------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|
| OPA171-Q1  | <a href="#">Click here</a> |
| OPA2171-Q1 | <a href="#">Click here</a> |
| OPA4171-Q1 | <a href="#">Click here</a> |

## 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At [e2e.ti.com](http://e2e.ti.com), you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

[SLYZ022](#) — *TI Glossary.*

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| OPA171AQDBVRQ1   | ACTIVE        | SOT-23       | DBV             | 5    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | OULQ                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2171AQDGKRQ1  | ACTIVE        | VSSOP        | DGK             | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR  | -40 to 125   | 2171                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2171AQDRQ1    | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  | -40 to 125   | 2171AQ                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA4171AQDRQ1    | ACTIVE        | SOIC         | D               | 14   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  | -40 to 125   | OPA4171Q1               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA4171AQPWRQ1   | ACTIVE        | TSSOP        | PW              | 14   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  | -40 to 125   | O4171Q1                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

---

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF OPA171-Q1, OPA2171-Q1, OPA4171-Q1 :**

- Catalog: [OPA171](#), [OPA2171](#), [OPA4171](#)
- Enhanced Product: [OPA2171-EP](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Enhanced Product - Supports Defense, Aerospace and Medical Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| OPA171AQDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 180.0              | 8.4                | 3.23    | 3.17    | 1.37    | 4.0     | 8.0    | Q3            |
| OPA2171AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| OPA2171AQDRQ1   | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| OPA4171AQDRQ1   | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| OPA4171AQPWRQ1  | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA171AQDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| OPA2171AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2171AQDRQ1   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4171AQDRQ1   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| OPA4171AQPWRQ1  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

## GENERIC PACKAGE VIEW

**DBV 5**

**SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4073253/P

## PACKAGE OUTLINE

**DBV0005A**



## **SOT-23 - 1.45 mm max height**

## SMALL OUTLINE TRANSISTOR



4214839/C 04/2017

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/C 04/2017

NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/C 04/2017

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE

DBV0005A



## **SOT-23 - 1.45 mm max height**

## SMALL OUTLINE TRANSISTOR



4214839/C 04/2017

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/C 04/2017

NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/C 04/2017

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

(C) Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

(D) Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

 C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

4040064-3/G 02/11

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211284-2/G 08/15

## NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

△D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-2/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body** Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 per end.
- Body width** does not include interlead flash. Interlead flash shall not exceed 0,50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DGK (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (<http://www.ti.com/sc/docs/stdterms.htm>) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.